

## The path to scalable quantum computing with silicon spin qubits

Maud Vinet

### ▶ To cite this version:

Maud Vinet. The path to scalable quantum computing with silicon spin qubits. Nature Nanotechnology, 2021, 16 (12), pp.1296-1298. 10.1038/s41565-021-01037-5. cea-04826986

## HAL Id: cea-04826986 https://cea.hal.science/cea-04826986v1

Submitted on 9 Dec 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

## **COMMENT |** FOCUS

generate a two-photon entangled pair in an event-ready manner. The QDs can also directly emit two entangled photons via biexciton-exciton cascade decay. Finally, larger Greenberger-Horne-Zeilinger photonic states can be created at distant locations using fusion<sup>33</sup> of two-photon pairs, which will be useful for all-photonic quantum repeaters<sup>34</sup>, distributed quantum sensing<sup>6</sup>, and measurement-based quantum computation<sup>33</sup>.

Semiconductor QDs are appealing for near-future applications ranging from high-rate quantum key distribution, long-distance quantum teleportation, multi-photon entanglement distribution across networks<sup>35</sup>, and intermediate-scale quantum computating<sup>36</sup>. To this end, further methods need to be developed, such as the control of frequency, time and polarization during the faithful transmissions of single photons over a long distance outside the laboratories. Eventually, no matter what physical system is first proven successful to build practical quantum computers in the future, to link them for a quantum internet, photons will serve as an ideal messenger.

#### Chao-Yang Lu $^{1,2}$ and Jian-Wei Pan $^{1,2}$

<sup>1</sup>Hefei National Laboratory for Physical Sciences at Microscale and Department of Modern Physics, University of Science and Technology of China, Hefei, Anhui, China. <sup>2</sup>CAS Centre for Excellence in Quantum Information and Quantum Physics, University of Science and Technology of China, Shanghai, China.

<sup>™</sup>e-mail: cylu@ustc.edu.cn; pan@ustc.edu.cn

#### Published online: 9 December 2021 https://doi.org/10.1038/s41565-021-01033-9

#### References

- 1. Kimble, H. J. Nature 453, 1023-1030 (2008).
- Bennett, C. H. & Brassard, G. In Proc. IEEE International Conference on Computers, Systems and Signal Processing. 175–179 (1984).
- 3. Bennett, C. H. et al. Phys. Rev. Lett. 70, 1895 (1993).
- 4. Yin, J. et al. Science 356, 1140–1144 (2017).
- Morimae, T. & Fujii, K. *Phys. Rev. A* 87, 050301 (2013).
   Giovannetti, V., Lloyd, S. & Maccone, L. *Phys. Rev. Lett.* 96, 010401 (2006)
- Duan, L.-M., Lukin, M., Cirac, J. I. & Zoller, P. Nature 414,
- 413-418 (2001).8. Chen, Y.-A. et al. *Nature* 589, 214-219 (2021).
- Chen, Y.-A. et al. Nature 589, 214–219 (2021).
   Żukowski, M., Zeilinger, A., Horne, M. A. & Ekert, A. K. Phys.
- Zukowski, M., Zelinger, A., Horne, M. A. & Ekert, A. K. *Phys. Rev. Lett.* **71**, 4287 (1993).
   D. D. D. D. D. D. M. M. (2000) 755 (2000) (1907).
- 10. Bouwmeester, D. et al. *Nature* **390**, 575–579 (1997).
- Ritter, S. et al. Nature 484, 195–200 (2012).
   Hensen, B. et al. Nature 526, 682–686 (2015)
- 12. Hensen, D. et al. Nature 526, 062–060 (2015).

- Senellart, P., Solomon, G. & White, A. Nat. Nanotechnol. 12, 1026–1039 (2017).
- Lodahl, P., Mahmoodian, S. & Stobbe, S. Rev. Mod. Phys. 87, 347 (2015).
- 15. He, Y.-M. et al. Nat. Nanotechnol. 8, 213-217 (2013).
- 16. Ding, X. et al. Phys. Rev. Lett. 116, 020401 (2016).
- 17. Somaschi, N. et al. Nat. Photonics 10, 340-345 (2016).
- 18. Wang, H. et al. Nat. Photonics 13, 770–775 (2019).
- 19. Tomm, N. et al. Nat. Nanotech. 16, 399–403 (2021).
- Aaronson, S. & Arkhipov, A. In Proc. 43rd ACM Symposium on Theory of Computing 333–243 (ACM, 2011).
- 21. Wang, H. et al. Nat. Photonics 11, 361-365 (2017).
- 22. Wang, H. et al. Phys. Rev. Lett. 123, 250503 (2019).
- Zhong, H.-S. et al. *Phys. Rev. Lett.* **121**, 250505 (2018).
   Brassard, G., Lütkenhaus, N., Mor, T. & Sanders, B. C. *Phys. Rev.*
- Lett. 85, 1330 (2000).
- 25. Waks, E. et al. Nature 420, 762 (2002).
- 26. Basset, F. B. et al. *Sci. Adv.* 7, 12 (2021). 27. Schimpf, C. et al. *Sci. Adv.* 7, 16 (2021).
- 27. Sennip, C. et al. or. *Nav.* 7, 10 (2021).
  28. You, X. et al. Preprint at https://arxiv.org/abs/2106.15545 (2021).
- 29. Sun, Q.-C. et al. Optica 17, 2334 (2017).
- 30. de Riedmatten, H. et al. *Phys. Rev. Lett.* **92**, 047904 (2004).
- 31. Briegel, H.-J., Dür, W., Cirac, J. I. & Zoller, P. Phys. Rev. Lett. 81,
- 5932–5935 (1998).
  - 32. Pan, J.-W. et al. Rev. Mod. Phys. 84, 777 (2012).
- Bartolucci, S. et al. Preprint at https://arxiv.org/abs/2101.09310v1 (2021).
- 34. Azuma, K., Tamaki, K. & Lo, H.-K. Nat. Commun. 6, 1-7 (2015).
- 35. Lodahl, P. Quan. Sci. Tech. 3, 013001 (2017).
- 36. Zhong, H.-S. et al. Science 370, 1460 (2020).

#### **Competing interests**

The authors declare no competing interests.

Check for updates

# The path to scalable quantum computing with silicon spin qubits

Silicon spin qubits have demonstrated some promising properties at the individual level, but the technology is beleaguered by a late start and high barriers to entry. To overcome these challenges, the quantum computing and electrical engineering communities will need to find novel ways to work together.

#### Maud Vinet

n 2021 not a quarter went by without some major announcement in quantum computing making headlines. Whether it is in hardware or software, progress in quantum computing is happening quickly<sup>1,2</sup>. Research on superconductors, cold atoms, and trapped ion qubits is driving most of these advances. Of the experimental platforms currently on the drawing board, silicon qubits continue to lag behind. The current state of the art stands at a demonstration of just a handful of silicon qubits in a non-scalable configuration<sup>3,4</sup>.

Yet, silicon qubits hold great promise. Individual silicon qubits have displayed some encouraging properties and collectively they are very well suited to scale up. Record spin lifetimes have been measured, with coherence times in the millisecond range5,6. High-fidelity singleand two-qubit gates have been reported in a variety of silicon/silicon oxide and silicon/germanium devices, above 99% for both types of gates7,8. And, fast operations, in the microsecond range for all types of gates, have been demonstrated on silicon qubits<sup>6</sup>. Silicon qubits are also naturally well-suited to arrangement in 2D arrays. This is good news for two reasons. First, 2D arrays are compatible with the robust surface code topology needed to implement quantum error correction8. Second, 2D arrays can help reduce the number of wires going down to the cryostat through

line–column addressing<sup>9</sup>, reducing at the same time the cryogenic engineering burden. In the same direction, they can operate to 1 K and above<sup>10</sup>. Finally — and this is a major advantage — silicon qubits benefit from technology and processes developed to sustain transistor scaling in the semiconductor industry, currently the only industry with proven experience handling billions of semi-identical objects.

#### **Roadblocks for silicon qubits**

Quantum computing based on silicon spin qubits is still in its infancy. The first experimental demonstration of a silicon spin qubit only dates back to 2012<sup>11</sup>; the first complementary metal–oxide–semiconducto

## FOCUS | COMMENT



Fig. 1 | How Si qubits could benefit from looking to CMOS to scale up. Silicon spin qubit technology can gain traction from CMOS methodology to reach large numbers of qubits.

(CMOS) device was demonstrated just a few years ago, in 201612. Compare that to the first superconductor qubits almost fifteen years earlier<sup>13</sup>. When the concept of a semiconducting qubit was first proposed theoretically in 1998<sup>14</sup>, basic research on silicon had already all but ceased. So, the first semiconducting spin qubits were demonstrated in GaAs (ref. 15), a material particularly appreciated by academic researchers for its high-mobility 2DEG (2D electron gas) and affordable fabrication techniques. But when it appeared that GaAs qubits suffered from a major limitation — a strong hyperfine coupling together with a non-zero nuclear spin that leads to dephasing — a new approach was needed. The search led physicists to Si and SiGe, materials with lower hyperfine coupling. They could even provide a quasi-noiseless environment for electron or hole spins thanks to their nuclear-spin-free isotopes, <sup>28</sup>Si and <sup>70,72,74</sup>Ge. But they are much more challenging in terms of fabrication, not to mention the supply of isotopically purified materials.

Today, a decade after the first silicon qubit, the community is still debating fundamental questions like the best two-level system for encoding quantum information in a semiconductor. Opinions remain divided between Loss–DiVincenzo, singlet-triplet, hybrid, and charge-based encoding. And then there is the hole versus electron debate. Holes can be manipulated very rapidly using an electric field; electrons require a magnetic field but are reputed to be immune to charge noise and to exhibit long coherence times. Another question is spin readout. Is it better to improve the techniques traditionally used by physicists<sup>16</sup> or shift to dramatically different paradigms like the multiplexed transimpedance amplifiers introduced by electrical engineers<sup>17</sup>? Quantum computing's small scientific community has been slow to make the decisions needed to move the silicon qubit forward. As there is simply not yet much experimental data to rely on, much of the debate still centres on evidence-based conviction rather than fact-based knowledge.

To scale to many silicon spin qubits means having access to enough qubits fabricated on the most advanced semiconductor-industry equipment. And although silicon qubits leverage advanced CMOS developments, they demand some specific pivots.

From an integration perspective, silicon qubit technology demands an aggressive gate pitch, 50 nm and below; this is below what we are seeing with Intel's current 10 nm process technology<sup>18</sup>. New layout and integration process flows are also needed. Despite the fact that the field is still at an exploratory stage, it is clear that there is no shortcut. Layout developments have to follow the advanced lithography procedure: dedicated design rule manuals are drawn up, layouts are designed, design rule infringement checks are completed, and optical proximity correction is implemented. This is not only costly, but also time consuming.

New materials will also have to be introduced. For the channel, isotopically

purified Si and Si/SiGe stacks will be needed to provide nuclear spin-free active substrates and suppress the spin dephasing associated with hyperfine interaction — this will drastically increase coherence times. However, these materials present supply chain challenges<sup>19</sup> that would hinder their use on a large scale. Specifications for the isotopic purity of the material have yet to be developed, and the best integration scheme to ensure immunity to <sup>29</sup>Si diffusion is still an open question.

The requirements for the gate stack are also unforgiving: namely, low or - better very low charge defects at the channel interface and compatibility of the thermal expansion coefficients across the whole gate stack to avoid local potential peculiarities due to strain<sup>20</sup>. And, as the dots get smaller or on par with SRAM transistors, device voltage thresholds will depend heavily on metal gate granularity<sup>21</sup>. It's worth remembering that it takes two to three years to move incrementally from one CMOS generation to the next. For strained silicon transistors with high-k dielectrics/metal gate stacks, the journey from lab to production line took eleven years<sup>22</sup>. The development of silicon qubit technology will be counted in years, as well. Learning cycles are long, and it often takes a vear or more between an idea for a device and being able to measure it.

Meanwhile, the semiconductor industry is busy generating revenue from its mainstream business and coming up with its own quantum computing roadmaps, which are mainly hypothetical and long term. In the shorter term, the industry is banking on technologies that are likely more accessible to semiconductor research and development, like artificial intelligence, in-memory computing, neuromorphic computing, and 3D integration. Intel, with annual revenue of US\$50 billion, has officially spent just US\$50 million over five years on its quantum computing alliance, QuTech. Finally, for process, integration, and electrical engineers, quantum computing is a whole new world, and the fundamental principles and concepts are not exactly intuitive. Still, the market is tantalizing<sup>23</sup>. So, it comes as no surprise that there are research and development teams out there trying to develop silicon spin qubits with the goal of fabricating them in the millions and, hopefully, capturing the massive value forecast for universal quantum computing.

#### Looking to CMOS for inspiration

Silicon-based universal quantum computing is not a physics-only challenge; it is a complex interdisciplinary problem. The quantum computing and electrical engineering communities have started working together through several initiatives<sup>24</sup>, bridging gaps and cooperating to identify the main challenges and potential solutions.

But this is not enough. To maintain the necessary pace, quantum technology development needs to align even more closely with advanced CMOS strategies and methodologies, as illustrated in Fig. 1. The existing MOS-based information and communication technology know-how, from room temperature down to cryogenic temperatures, and from strong inversion to single- or low-charge transfer, will help bring silicon qubit technology to maturity more rapidly.

The greatest barrier to hardware development is perhaps the lack of a high-throughput electrical characterization infrastructure at the cryogenic temperatures of qubit operation. To go rapidly beyond the scientific 'first' to the technological 'always', statistical data are needed to correlate technological splits and qubit parameters. The first step toward this infrastructure is a high-throughput cryogenic probe station. Next, we will need to establish proxies for qubit performance, determining quality metrics at different fabrication steps just like for transistors. This begins at the substrate level, for instance, with metrics like peak mobility and interface trap density; then, at the quantum-dot level, with the inter-dot tunnelling barrier in the operating regime, charging energy, first electron threshold voltage and respective dispersion, and noise

spectrum. These metrics can be determined using simplified test structures; modules can be designed to specifically address one question. In addition, as fabrication is massively parallel, many designs can be embedded simultaneously: the layouts, the size of the arrays, and the way the qubits are interconnected can be extensively varied inside a chip for evaluation and options comparison. Single-qubit and two-qubit multiplexed arrays can provide a wealth of useful information on the impact of different technological choices on performance; they can also provide early variability data. This new data on materials and integration can in turn feed the 1D and 2D arrays developed in parallel, and the statistical variability will become an input for models and tools for QCAD (quantum computer aided design; a blend of structural modelling, electromagnetic simulation, electronic structure calculations, and descriptions of Coulomb interactions and many-electron states, and qubit operation and dynamics). These QCAD tools will be crucial for early performance assessments of specific layouts and architecture<sup>25</sup>. Multiscale modelling and simulation can then be used to design devices and architectures, compare alternatives, and assess innovative solutions. This approach will also aid in the interpretation of experiments and the exploration of device physics.

Last, but not least, the same kinds of scorecards that are very successfully used for semiconductor technology (for example, the International Technology Roadmap for Semiconductors (ITRS)/International Roadmap for Devices and Semiconductors (IRDS) roadmap) could be just as effective for quantum computing to measure progress and foster interaction between researchers and engineers in different fields.

The awareness that silicon quantum computing can only be developed by the quantum physics, solid-state physics, electrical engineering, and computer science communities together is very recent. Structuring cooperation will take some effort, but it can be done. The communities will have to determine a set of shared specifications and decide what information is relevant to share with each other and how. The interactions are not quite the same as for CMOS, so some adjustments will have to be made. Trial and error will be part of this process, but once we are on a common path, development will be fast, efficient, and powerful. I also believe that this common path will lead to a quantum computer capable of solving intractable problems.

#### Maud Vinet<sup>®</sup> ⊠

CEA Leti, Université Grenoble Alpes, Grenoble, France. ⊠e-mail: maud.vinet@cea.fr

#### Published online: 9 December 2021 https://doi.org/10.1038/s41565-021-01037-5

#### References

- IBM Unveils a Quantum Computing Roadmap that Will Take Them to One Million Qubits and Beyond (Quantum Computing Report, 2021); https://quantum.computingreport.com/ ibm-unveils-a-quantum-computing-roadmap-that-will-takethem-to-onemillion-qubits-and-beyond/
- Rigetti Computing Introduces World's First Scalable Multi-chip Quantum Processor (Rigetti Computing, 2021); https://www. globenewswire.com/news-release/2021/06/29/2255028/0/en/ Rigetti-Computing-introduces-world-s-first-scalablemulti-chipquantum-processor.html
- 3. Veldhorst, M. et al. Nature 526, 410-414 (2015).
- Hendrickx, N. W. et al. *Nature* 591, 580–585 (2021).
   Stano, P. & Loss, D. Preprint at https://arxiv.org/abs/2107.06485 (2021).
- Huang, W. et al. *Nature* 569, 532–536 (2019).
- Huang, W. et al. Hume 50, 552 556 (2017).
   Xue, X. et al. Preprint at https://arxiv.org/abs/2107.00628 (2021).
- 8. Fowler, A. G. et al. *Phys. Rev. A* 86, 032324 (2012).
- Vinet, M. et al. Towards scalable silicon quantum computing. In 2018 IEEE International Electron Devices Meeting (IEDM) (IEEE, 2018).
- 10. Petit, L. et al. Nature 580, 355-359 (2020).
- 11. Pla, J. J. et al. Nature 489, 541-545 (2012).
- 12. Maurand, R. et al. Nat. Commun. 7, 13575 (2016).
- 13. Nakamura, Y., Pashkin, Y. & Tsai, J. Nature 398, 786-788 (1999).
  - 14. Loss, D. & DiVincenzo, D. Phys. Rev. A 57, 120 (1998).
- 15. Petta, J. R. et al. Science 309, 2180-2184 (2005).
- Meunier, T. et al. Qubit read-out in semiconductor quantum processors: challenges and perspectives. In 2019 IEEE International Electron Devices Meeting (IEDM) (IEEE, 2019).
- Le Guevel, L. et al. Appl. Phys. Rev. 7, 041407 (2020).
   Intel's 10 nm Technology: Delivering the Highest Logic Transistor Density in the Industry Through the Use of Hyper Scaling (Intel, 2017); https://newsroom.intel.com/newsroom/wp-content/ uploads/sites/11/2017/09/10-nm-icf-fact-sheet.pdf
- 19. Mazzocchi, V. et al. J. Cryst. Growth https://doi.org/10.1016/ j.jcrysgro.2018.12.010 (2019).
- 20. Thorbeck, T. & Zimmerman, N. M. AIP Adv. 5, 087107 (2015). 21. Zhang, Q. et al. IEEE Trans. Electron Devices https://doi.org/
- 10.1109/TED.2013.2295715 (2014).
   Gargini, P. Roadmap Past, Present and Future. In Proc. Surface Preparation and Cleaning Conference, keynote presentation
- (SPCC, 2016).
  23. Langione, M. et al. Where Will Quantum Computers Create Value—and When? (BCG, 2019); https://www.bcg.com/ennl/
- publications/2019/quantum-computers-create-value-when 24. Vandersypen, L. & van Leeuwenhoek, A. Quantum computing the next challenge in circuit and system design. In 2017 IEEE International Solid-State Circuits Conference (ISSCC)
- IEEE International solid-state Circuits Conference (ISSCC)
  (IEEE, 2017).
  25. Niquet, Y. M. et al. Challenges and perspectives in the modeling of unit problem. *PLand Conference on Confe*
- of spin qubits. In 2020 IEEE International Electron Devices Meeting (IEDM) (IEEE, 2020).

#### Acknowledgements

I would like to thank my close colleagues F. Perruchot and T. Meunier for our fruitful discussions and their contribution to this comment.

#### **Competing interests**

The author declares no competing interests.

#### Additional information

**Peer review information** *Nature Nanotechnology* thanks the anonymous reviewers for their contribution to the peer review of this work.