

## FASQuiC: Flexible architecture for scalable spin qubit control

Mathieu Toubeix, Eric Guthmuller, Adrian Evans, Antoine Faurie, Tristan

Meunier

### ► To cite this version:

Mathieu Toubeix, Eric Guthmuller, Adrian Evans, Antoine Faurie, Tristan Meunier. FASQuiC: Flexible architecture for scalable spin qubit control. IEEE Transactions on Quantum Engineering, 2024, 10.1109/TQE.2024.3409811. cea-04612422

## HAL Id: cea-04612422 https://cea.hal.science/cea-04612422

Submitted on 14 Jun2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. Date of publication xxxx 00, 0000, date of current version January 3, 2024. *Digital Object Identifier 10.1109/TQE.2020.DOI* 

# FASQuiC: Flexible Architecture for Scalable spin Qubit Control.

MATHIEU TOUBEIX<sup>1,2</sup>,ERIC GUTHMULLER<sup>1</sup>, ADRIAN EVANS<sup>1</sup>, ANTOINE FAURIE<sup>1</sup>, AND TRISTAN MEUNIER<sup>2</sup>

<sup>1</sup>Univ. Grenoble Alpes, CEA, List, F-38000 Grenoble, France
<sup>2</sup>Univ. Grenoble Alpes, CNRS, Institut Néel, F-38000 Grenoble, France

Corresponding author: Mathieu Toubeix (email: mathieu.toubeix@cea.fr).

**ABSTRACT** As scaling becomes a key issue for Large Scale Quantum (LSQ) computing, hardware control systems will become increasingly costly in resources. This paper presents a compact Direct Digital Synthesis (DDS) architecture for signal generation adapted for spin qubits, which is scalable in terms of waveform accuracy and the number of synchronized channels. The architecture can produce programmable combinations of ramps, frequency combs and Arbitrary Waveform Generation (AWG) at 5 GS/s, with a worst-case digital feedback latency of 76.8 ns. The FPGA-based system is highly configurable and takes advantage of bitstream switching to achieve the high flexibility required for scalable calibration. The architecture also provides GHz rate multiplexed I/Q single-side band (SSB) modulation for scalable reflectometry. This architecture has been validated in hardware on a Xilinx ZCU111 FPGA demonstrating the mixing of complex signals and the quality of the frequency comb generation for multiplexed control and measurement. The key benefits of this design are the increase of controllability of ramps at the Digital to Analog Converter (DAC) frequency and the reduction in memory requirements by several orders of magnitude compared to existing AWG-based architectures. The hardware for a single channel is very compact, 2% of ZCU111 logic resources for one DAC lane in the default configuration, leaving significant circuit resources for integrated feedback, calibration and Quantum Error Correction (QEC).

**INDEX TERMS** direct digital synthesis (DDS), field-programmable gate array (FPGA), large scale quantum computing (LSQ), quantum control, spin qubits

#### I. INTRODUCTION

#### A. LARGE SCALE QUANTUM COMPUTING

Quantum computers need error correction to achieve quantum advantage. They also require calibration of large sets of parameters for the correct operation of qubits. Large scale quantum computing requires fast, scalable and flexible feedback to implement QEC and calibration. QEC based on surface codes requires measurements, complex computations and dynamic control of the qubits. QEC must operate on thousands of qubits and react within about a microsecond (typical gate operation time) to prevent decoherence [1]– [4]. Typical decoherence times in spin qubits are around a few milliseconds [5], [6] but error correction needs to be much faster than this to leave time for computation between corrections. Therefore, the two main requirements for QEC are scalability and latency.

Calibration is also necessary to improve qubit and gate fidelity, which is the first step toward scalable quantum com-



**FIGURE 1.** Architecture and Typical Waveforms for Spin Qubit Control.  $\gamma$  is our Measurement Point for the Experimental Results (III-C)

puters. It involves different types of feedback such as tracking qubit frequencies and optimizing control pulses for imple-



FIGURE 2. Example of a Quasi-static Control of a Double Quantum Dot.  $|S\rangle$  and  $|T_0\rangle$  States Encode either the 1 or the 0 States for a 2-electron Qubit or a 2-qubit State for a one Electron Qubit and are Represented on the Bloch Sphere. Detuning is the Differential Gate Voltage Between Quantum Dots and is Controlled by Room Temperature Hardware and an Attenuation Chain to the Refrigerator.

menting gates or reflectometry based measurements. For instance, calibration protocols from Google Sycamore [7] need 36 hours at initialization and 4 hours per day for only 53 qubits. The two main requirements for calibration are scalability and flexibility.

A typical qubit control experiment (Fig. 1) involves a network of FPGAs at room temperature each handling the feedback loop for a limited number of qubits. FPGAs measure qubits and update control signals within a few hundred nanoseconds to prevent decoherence and additionally reduce the time required for calibration. FPGAs are currently the ideal choice for qubit control as they can achieve very low feedback latency, while leaving the necessary flexibility for emerging quantum control and QEC schemes. In the future, critical parts may benefit from an ASIC implementation, possibly at cryogenic temperatures [8], but FPGAs are ideal for early designs due to their flexibility.

Spin qubits require specific quantum control, that can be divided into two main categories. First, quasi-static biasing, specific to spin qubit control, is required to manipulate qubit state by changing the chemical potentials and tunnel barriers of quantum dots. They require fine temporal and amplitude control of ramps [9] while achieving high V/ns slopes for non-adiabatic quantum state transitions. Secondly, similar to superconducting qubits, driving pulses (modulated sine waves) are used both for qubit control (GHz range) or measurement (hundred MHz range). Simultaneous generation of multiple driving pulses enables online multiplexing, which is an important feature for scaling quantum computing, especially for reflectometry based measurements [10]. For the latter, I/Q modulation and demodulation based on the combination of an in-phase (I) and quadrature (Q) signal is required to generate precise SSB modulation and retrieve both signals at measurement time.

An example of quasi-static control is illustrated in

Fig. 2 [11]. It shows the implementation of a SWAP gate with a double quantum dot and control of the detuning between the two dots gates. This kind of control can be used to implement two qubit gates for a one-electron qubit but is also used for a one qubit gate in the case of Singlet-Triplet qubits (two electrons qubits) or exchange only qubits (three electrons qubits) [12]-[15]. The detuning represents the differential voltage of the gates of each dot. By changing this detuning abruptly (non-adiabatically) or slowly (adiabatically), we control whether the electrons transition when encountering crossed quantum states (Landau-Zener crossing) [16]. A first path is applied starting from a highly detuned Singlet state  $|S\rangle$  where both electrons are in the same dot. At A, the electrons wait a separation time  $\tau_s$ , which should be long enough to reach state  $|\uparrow\downarrow\rangle$ . Typically this requires a few tens of nanoseconds. By driving the system abruptly with an exchange pulse at detuning  $A_{ex}$ , Rabi oscillations will occur making the system oscillate between  $|\uparrow\downarrow\rangle$  and  $|\downarrow\uparrow\rangle$ . Waiting the right amount of exchange time  $\tau_{ex}$  (typically between 0.1 to 3 ns), we can go to  $|\downarrow\uparrow\rangle$  state, apply a reverse path and attain the Triplet state  $|T_0\rangle$ . A  $\sqrt{SWAP}$  gate, which is a valid 2-qubit gate to constitute a universal set of quantum gates, can also be implemented by waiting half the exchange time. In this sequence, we wish to minimize  $\tau_{\rm s}$  to achieve fast gate implementation.  $au_{\mathrm{ex}}$  and  $A_{\mathrm{ex}}$  must be finely tuned to achieve high gate fidelity. Fine control of the slopes is critical, and is one of the focuses of the proposed architecture. These are examples of parameters, which must be determined for each individual qubit, and that require fast calibration for a large scale quantum computer.

Digital mixing can be applied to achieve more complex control schemes and pulse engineering [17] to further increase gate fidelity by optimizing the shapes of the control signals. Digital signal generation is a way to increase the flexibility in an ever-changing experimental context and reduce

|                              | on-the-fly generation |             | digital      | Fast HW     | Qubit           |
|------------------------------|-----------------------|-------------|--------------|-------------|-----------------|
|                              | ramps                 | sine wave   | mixing       | feedback    | focus           |
| ICARUS-Q <sup>[18]</sup>     | Х                     | х           | Х            | switch only | superconducting |
| Yang & al. <sup>[19]</sup>   | Х                     | х           | Х            | switch only | superconducting |
| QUBIC <sup>[20]</sup>        | Х                     | х           | Х            | switch only | superconducting |
| COMPAQT <sup>[21]</sup>      | х                     | х           | Х            | х           | superconducting |
| QICK <sup>[22]</sup>         | Х                     | single-tone | sine only    | ~           | superconducting |
| Irtija & al. <sup>[23]</sup> | Х                     | dual-tone   | sine only    | ~           | trapped ions    |
| Presto <sup>[24]</sup>       | х                     | multi-tone* | sine only    | ~           | superconducting |
| Khammasi&al. <sup>[25]</sup> | 1/cycle               | single-tone | ~            | ~           | spin qubits     |
| This work                    | 16/cycle              | multi-tone  | $\checkmark$ | ~           | spin qubits     |

**FIGURE 3.** State of the Art of Control Architectures for Qubit Manipulation. The Key Benefits of this Work are the Increase in Controllability of Ramps, Flexible on-the-fly Generation and Improved Scalability Compared to other Architectures.

analog noise sources.

#### B. STATE OF THE ART

Most architectures (Fig. 3) in the state of the art focus on superconducting qubits and therefore have AWGs with high memory consumption and low flexibility to configure and change stored waveforms. These architectures are limited to switching between pre-generated waveforms for feedback [18]–[20], thus fast feedback is possible only for very simple schemes. With the increasing number of qubits and the increasing complexity of QEC schemes, the cost of storing pregenerated waveforms is also increasing. The time to generate these waveforms dominates the overall time required for calibration. COMPAQT [21] reduces the memory consumption of AWG with Discrete Cosine Transform (DCT) and Run-Length Encoding (RLE) compression, providing gains on quasi-static control, but still lacks fast hardware feedback capabilities (since reconfiguration of signals requires a software step) and lacks digital mixing. The calibration phase is also slowed by the compression of stored waveforms. Single channel, on-the-fly generation of sine waves has been achieved up to dual-tone generation [22], [23]. Presto [24] does achieve multi-tone generation, but this is done by combining physical ports inside the DACs on the FPGA board, resulting in a loss of scalability due to the reserved channels. On-the-fly generation of ramps [25] is currently only done at the internal FPGA clock frequency therefore limiting their temporal controllability. None of these architectures exploit the configurability of FPGAs to facilitate the calibration phase. These other qubit control architectures lack flexibility and the specific features for controlling spin qubits.

#### C. CONTRIBUTION

We propose a Flexible Architecture for Scalable spin Qubit Control (FASQuiC) using on-the-fly generation of ramps and frequency combs to reduce the memory requirements and to enable sub-nanosecond scale dynamic signal synthesis. The architecture is optimized for the scalability and flexibility of quasi-static and driven control of semiconductor spin qubits in a cryogenic environment. FASQuiC, with its flexibility, can also meet the current experimental needs of other types of qubits, like superconducting qubits, regardless of the final



FIGURE 4. Architecture of one Complex Signal Generator (CSG)

application or architecture.

This approach alleviates the need for high bandwidth for waveform transfer which is a major overhead of existing architectures. Our primary contribution is a novel ramp generator, which generates ramps at the oversampled DAC frequency to achieve temporal controllability of the ramps down to 200 ps (5 GS/s) and improve quasi-static control of spin qubits. The initial signal generation architecture proposed in [26] has been extended and characterized.

FASQuiC can mix several sources between a ramp generator, a sine wave generator and an AWG to create complex signals. The sine wave generator can create up to 16 frequencies using one DAC lane.

FASQuiC supports I/Q modulation and demodulation in SSB mode enabling scalable multiplexed reflectometry by generation of frequency combs in the first and second Nyquist zones. FASQuiC has been validated in hardware on a ZCU111 FPGA board from Xilinx, for which we have characterized the phase noise of the oscillator and embedded PLL. FASQuiC is a highly parameterized design, which allows it to fully exploit the reconfigurability of FPGAs. Therefore, it can expand its scope of action enabling scalable calibration.

#### **II. PROPOSED ARCHITECTURE**

#### A. SIGNAL GENERATION

#### 1) Complex Signal Generator (CSG)

The CSG is responsible for generating the digital signals driven to the DACs. The microarchitecture of one CSG is shown in Fig. 4. Each CSG outputs  $N_{out}$  points per hardware clock cycle at 312.5 MHz,  $(1/N_{out}$  of the DAC frequency) to feed the 14-bit DAC working at the higher DAC clock frequency to achieve oversampling. In our design  $N_{out}$  is chosen at compilation time (from 1 to 16 in steps of powers of two).

A CSG can be configured, at compilation time, to embed between one and three unique generators that will be mixed together to create more complex control schemes. Each generator can either be a ramp generator, a sine comb generator or an AWG.

The merger block can mix the outputs of the two first generators. Dynamically, it can act as a multiplexer, add the two signals with saturating arithmetic or normalize and multiply the signals. If the CSG has only one generator, this block delays the signal by two cycles to match the latency of other CSGs in the system.

The modulator block can dynamically modulate the output of the merger with a frequency comb or leave it unchanged. This frequency comb can be a sine comb from the third generator or a cosine comb from another CSG, this feature is chosen at compilation time. As with the merger, this block delays the signal by two cycles if it is not needed.

Generators have a common structure. BRAMs or registers are used to store waveform parameters, those parameters are written or read back through an AXI network (II-C2). Each generator is manipulated via control signals sent by a controller block (II-A5). This controller can also dynamically change the configurations of the merger and the modulator. Finally the controller is aware of the state of each generator and optionally sends interrupts to the Control Status Registers (CSRs) (II-C).



FIGURE 5. Architecture of the ramp generator

#### 2) Ramp Generator

The ramp generator (Fig. 5) generates all waveforms, which can be decomposed as successions of linear parts. It allows temporal controllability at  $1/N_{out}$  of a hardware clock cycle, required for fine control of non-adiabatic pulses. An example of such control is shown in Fig. 12a.

Ramp waveform parameters are stored in the Raw BRAM. For each ramp waveform, its ramps are described by their starting value, ending value and duration in DAC clock cycles. The ramp waveforms are referenced in a map table, via a header word describing the location of the ramp waveform parameters in the BRAMs of the ramp generator and the ramp waveform's length. With this indirection, the controller can access several ramp waveforms with different sizes stored in the ramp generator BRAMs and enable scalable complex hardware feedback. A ramp waveform can run in continuous mode by setting a bit in its header word, thus reducing storage for repetitive patterns; for example, waveform 3 in Fig. 14 requires only three words to store its parameters and header.

Existing algorithms [27] only interpolate one ramp per hardware clock cycle. Using brute-force parallelism would require 16 radix-16 blocks to satisfy a 5 GS/s generation, which is overly costly in logic resources. The design must be able to dynamically generate from one to 16 ramps in one hardware clock cycle without interrupting the pipeline, therefore at each cycle, the generator must be aware of the number of ramps it has to compute for the next cycle. To achieve this level of controllability, ramps are first transformed from raw parameters into an Intermediate Representation (IR), this process is presented in Fig. 6. For each ramp, The IR describes the starting value and the coefficient of the ramps encoded with a floating point representation. This coefficient is necessary to enable interpolation for a dynamic fraction of a hardware clock cycle.

The duration parameters are then used to regroup ramps that finish in the same hardware clock cycle. Merging ramps in groups that last at least one cycle ensures that the execute stage always knows the next ramps to play. Otherwise, the execute stage would need to fetch and analyse the maximum number of ramps at each cycle, which would be more costly in resources than our approach.

Each group of ramps is described by its duration in hardware clock cycles (*cycles* column) and the number of ramps it contains (*group size* column).

We also extract the DAC clock cycle at which the ramp finishes inside its last hardware clock cycle (*tail* column). This *tail* parameter is stored in the IR and is used by the data interpreter to organize the ramps inside one hardware clock cycle when several ramps are played at the end of a group of ramps.

After the decoding, ramp duration parameters have been decomposed into (i) the information required on a hardware clock cycle basis (*group size* and *cycles*), directly usable by the execute stage and (ii) DAC clock cycle information (*tail*) for completing the last hardware clock cycle of the group and switching to the next group of ramps.

After the first IR word is written into the IR BRAM, the waveform is ready to run in the execute stage, even if the decoding has not finished yet. The execute stage fetches the control parameters to analyze the group of ramps. The data interpreter then starts to play the first ramp of the group. At each hardware clock cycle, the starting point of the first ramp is incremented by the coefficient shifted  $\log N_{\rm out}$  times, a simple interpolation at the output of the data interpreter computes the oversampled points. When a group of ramps finishes, even after less than one cycle, the data interpreter completes the hardware clock cycle with the rest of the ramps in the group and the execute stage fetches the next group. The interpolator then uses the starting points and coefficients of each ramp played during the hardware clock cycle to generate the  $N_{\text{out}}$  points given to the DAC. The worst case error from summing slope coefficients to compute ramps is ±1 bit out of 14 compared to a perfect ramp ( $\pm 31 \mu V$  for a 500 mV fullscale).

Once the IR is computed, it is stored and can be reused, enabling fast switching between two already updated ramp waveforms. The process is pipelined to ensure  $N_{\text{out}}$  points



FIGURE 6. Example of Control Path and IR Computation, the Dashed Lines Represent the Hardware Clock Cycles. On the Left, the Raw Parameters Describe all Ramps by their Starting Value, Ending Value and Duration in DAC Clock Cycles. After Decode those Ramps are Transformed into an Intermediate Representation (IR) Describing their Starting Value, their Slope and their Relative DAC Clock Cycle after their last Hardware Clock Cycle. They are also Merged into Groups of Ramps in the Control BRAM Containing the Size of their Group and the Number of Hardware Clock Cycle they Last.

are generated every hardware clock cycle. The hardware maintains the last known value when a ramp waveform finishes playing. This approach prevents glitches, protecting cryogenic samples from undefined behaviours.



FIGURE 7. Architecture of the Sine Wave Generator

#### 3) Sine Wave Generator

The sine wave generator (Fig. 7) produces sine combs and cosine combs for multiplexed modulation (II-B).

The existing single sine generator IP (Xilinx PG141 [28]) is based on LUTs and a Taylor expansion for refinement. In our architecture,  $N_{\text{out}}$  of these are instantiated in parallel, configured at  $1/N_{\text{out}}$ <sup>th</sup> of the desired frequency and shifted accordingly in phase, to create oversampling. Multiple, oversampled sine waves are combined to create a frequency comb.

The generator can also produce an optional cosine comb alongside the sine comb to allow digital SSB generation for I/Q modulation. This feature is selected at compilation time.

The maximum number of sine waveforms generated by the generator is chosen at compilation time. As merging sine waves is done by averaging them, this maximal number of sine waves defines the maximal amplitude of each single sine and must be chosen carefully. Waveform parameters for sine waveforms are stored in registers instead of BRAMs since the maximal number of words to store is small (16).

#### 4) AWG

The AWG can generate arbitrary waveforms stored point by point in its data BRAM. Every hardware clock cycle, it fetches  $N_{\text{out}}$  points in the data BRAM to achieve oversampling.

This standard AWG block is augmented with the ability to repeat a point up to  $2^{14}$  hardware clock cycles to reduce the memory footprint. A flag in the data BRAM word triggers this repeat mode. Note, the repeat command does not need to be aligned with the hardware clock.

Similarly to the ramp generator, a map table allows the controller to indirectly access the different waveforms stored in the data BRAM. A waveform can play continuously by turning on a bit in its header word.

#### 5) CSG Controller

The architecture is fully distributed : each CSG is connected to an external controller, as shown in Fig. 9, using custom instructions composed of control instructions and flow management instructions. Some of these instructions are shown in Fig.12. The advantage of a fully distributed system for control is the ability to implement quantum feedback on each CSG. As those controllers are fully deterministic, they can be synchronized to interpret centralized global feedback results and take local decisions.

Control instructions include all instructions to communicate with the generators. For the ramp generator, ramp waveforms, addressed by their index in the map table, can be updated, started or stopped. Waveforms from the AWG, addressed by their index in the map table, can be started or stopped. Finally, Sine wave generation can be started or stopped; the instruction specifies the number of sines to start and the duration in hardware clock cycles it has to be played. A zero duration will run the sine comb continuously.

Flow management instructions include wait statements to freeze the controller either for a fixed duration, until an event from a synchronization protocol (not presented here) or for a change in the state of a generator. For example, if a CSG embeds a ramp generator, the controller can wait for the first word of a ramp waveform update to be written in the BRAM, then it can chain with starting this ramp waveform without dead cycles. Flow management instructions also include loop capabilities, up to 16 nested loops can be run.

The instructions are stored in a dedicated BRAM for each controller, accessible through an AXI-network. Controllers can be started or stopped at any time. They also share generator states and their own state to the CSR block and generate interrupts when an unexpected behaviour occurs.

#### B. I/Q MODULATION AND DEMODULATION

#### 1) Background On I/Q Modulation

I/Q modulation is a quadrature amplitude modulation that can be used both for driving and measurement. For driving it allows fine tuning of input signal phase and enables pulse engineering where the shapes of the I and Q spectra are optimized to increase the fidelity of gates. For measurement, it is necessary for reflectometry based methods [29]–[32]. Reflectometry measurement senses a change of capacitance, called quantum capacitance, for example of a double quantum dot due to its quantum state. Reflectometry is a good candidate for LSQ computers since it can be multiplexed, tends to be faster than measurements based on transport with Single Electron Transistor (SET). Some techniques, like gate reflectometry, also reduce device footprint for implementing the measurements.

An example of a multiplexed reflectometry measurement achievable with the ZCU111 is shown in Fig 8. In terms of signal generation, to achieve SSB modulation and increase measurement sensitivity, a window (a) is modulated by an in-phase and a quadrature low frequency comb (b). This step enables SSB modulation, without it the upper band (dashed line in (c)) would appear in the next step. The two resulting combs can then be up-converted and modulated by an inphase and quadrature carrier frequency resulting in one, high frequency comb. This carrier frequency can be analog and external to the FPGA board for very high frequencies or internal and digital for lower frequencies. Second Nyquist Zone techniques [33] help achieve higher frequencies with digital modulation.

Only the lower frequency comb needs to be updated to achieve fast feedback. An image rejection filter can be added at the output of the DACs to avoid coupling to DAC replicas in second Nyquist zone when demodulating. In terms of measurement, the reflected signal is first filtered to reduce thermal noise at the input of the ADC with a passive band-pass filter. Then the signal is downconverted by the same upconversion carrier frequency (d). Finally, each frequency of the lower frequency comb is demodulated (e) and a low pass filter (f) retrieves the full quadrature information of the symbol. A discriminator then splits the measurements of zeros and ones in the I/Q plane to finally measure the quantum state.

#### 2) I/Q Modulation

In order to use the CSG for I/Q modulation three different configurations are possible, shown in Fig. 9. The first configuration is the default and is used for quasi-static control of qubits. One controller is directly connected to a CSG with any combination of generators. For multiplexed I/Q modulation, this configuration represents the I part of the signal for an external carrier frequency.

In the second configuration, a cosine comb can be connected from another CSG in the first configuration to generate the Q part of the signal. The two signals can then be upconverted outside the FPGA board.

The third configuration represents full digital multiplexed I/Q modulation. Two CSGs are connected to the same DAC of the Xilinx ZCU111. Each one works at half the oversampling rate of the design, their points are then interleaved to feed the DAC IP that will apply the I/Q modulation. This configuration is also useful for future pulse engineering experiments since both spectra of the quadrature can be manipulated in parallel.

#### 3) I/Q Demodulation

Hardware for multiplexed I/Q demodulation is shown in Fig 8 (e) and (f). Demodulation is achieved by using the single sines generated by the CSG. After demodulation each frequency spectrum is filtered through a low pass filter to retrieve the I/Q amplitudes of the reflected signal. This low pass filter is implemented as follows : first the signal is downsampled from the ADCs' clock to the hardware clock at 312.5 MHz. Then, moving averages are applied, the size of these moving averages can be dynamically configured before starting the measurement. The advantage of a moving average is its low cost in resources (one BRAM and two adders) compared to a FIR or IIR filter while it is sufficient to retrieve the low frequency spectrum of each quadrature. The results can be directly distributed to future hardware feedback blocks either before or after demodulation and filtering. Otherwise, they are stored in RAM buffers accessible from the processor through an AXI-network for software post-processing.

#### C. SYSTEM ARCHITECTURE

The top level design implemented on the ZCU111 is shown in Fig. 10. The embedded ARM<sup>TM</sup> processor runs an application that communicate with the different hardware blocks through two AXI networks.



FIGURE 8. Example of a Multiplexed Reflectometry Setup. A Time-domain Signal is First Multiplied by an In-phase and Quadrature Frequency Comb. The two Pulses are then Upconverted to Achieve I/Q Modulation for Driving Control Pulses or Reflectometry Measurements. In our Design, this Upconversion can Either be Digital or Analog. After going through the Qubits, for Measurement, the Signal is Downconverted and Demultiplexed to Retrieve all Reflected Information.

#### 1) CSRs

The CSR block has two responsibilities. First, it relays the commands sent by the ARM<sup>TM</sup> processor to the hardware in a synchronized manner. All DAC lanes are started or stopped at the same time. Then, the CSRs also gather all the status signals from the generators and controllers and detect anomalies like an AXI error or an unsupported command in a controller. If an anomaly is detected, an interrupt is sent to the software part and mechanical relays at the output of the DACs are opened to protect the samples. Finally, the hardware design configuration is stored in read-only CSRs facilitating the software when switching bitstreams.

#### 2) AXI Network, Clocking And Memory Mapping

Two AXI networks connect the ARM processor to the signal generation hardware to reduce congestion. The first one gives the ARM core access to the CSGs' BRAMs to initialize all waveform parameters. Each CSG has its own page, which is divided into sub-pages at compilation time depending on the CSG configuration. The other network is used to access the controllers' instruction BRAMs, the CSR registers, the stored measurements and Xilinx DAC IP configuration registers.

On our card, the internal oscillator has been changed to a 20 ppm 125 MHz oscillator (Crystek Cvhd-950-125.000), which generates a 125 MHz clock PL\_CLK that is upconverted to the hardware clock at 312.5 MHz. The same PLL also generates a 2.5 MHz PL\_SYSREF clock from an external master 10 MHz clock to synchronize the DACs' outputs across the different tiles of the DACs. This 10 MHz clock is distributed across multiple FPGAs to achieve a multiboard synchronized system.

#### 3) Software

The software runs on the embedded environment of the ZCU111 [34], [35], composed of an ARM processor, a Petalinux distribution and a C library for hardware control provided by Xilinx. The program performs read and write operations to the BRAMs and registers of the system.

The program can also activate most features of the Xilinx DAC IP (Digital upconversion for I/Q modulation, Multi-tile synchronization of DACs and ADCs, filtering, modulation correction and sampling rate tuning)

In addition to the embedded software, another application runs on a distant host machine, which is in charge of compiling the parameters of the waveforms. These waveforms are described by the user in dedicated files. The output is subsequently fed to the software running on the ZCU111.

In addition, interrupt detection and security features are also implemented to halt the execution whenever an unforeseen behaviour is detected.

#### Design Configuration

The SystemVerilog RTL code is fully parameterized from a single parameter file which, configure the design. From a functionality point of view, the oversampling factor  $N_{out}$ , number of activated DACs, number of sines generated for a sine generator, the type of internal generators for each CSG can be tailored to the experimental needs of each channel. ç





Third configuration - Double CSG - modulation



FIGURE 9. Three CSG Configurations Cover all Needs from Quasi-static Control to Multiplexed I/Q Modulation.



FIGURE 10. Top level Architecture Implemented on the ZCU111

From a resource cost point of view, all the BRAM sizes can be changed up to 32KB before timing requirements implies

|    |                     |             | LUT       |            | FFs        | DSP       |
|----|---------------------|-------------|-----------|------------|------------|-----------|
|    | Ramp generator      | 5690(1.34%) |           | 32         | 215(0.38%) | 56(1.31%) |
|    | Sinus generator     | 359         | 90(0.84%) | 18         | 865(0.22%) | 24(0.56%) |
|    | AWG                 | 892(0.21%)  |           |            | 11(0.04%)  | 0         |
|    | Controller          | 627(0.15%)  |           | 8          | 00(0.09%)  | 0         |
|    | CSR                 | 308(0.07%)  |           | 654(0.08%) |            | 0         |
|    | merger              | 297(0.07%)  |           | 674(0.08%) |            | 8(0.19%)  |
|    | moduler             | 56(0.01%)   |           | 225(0.03%) |            | 8(0.19%)  |
| a) | AXI and glue logic  | 168(7.1%) 3 |           | 7433(4.4%) | 0          |           |
|    | Nout                |             | 4         |            | 8          | 16        |
|    | clock(ns)           |             | 2.54      |            | 2.62       | 2.92      |
| b) | Sampling rate(GS/s) |             | 1.57      |            | 3.05       | 5.48      |

FIGURE 11. (a) FPGA Resource Usage (with Percentage of Total ZCU111 Resources) for  $N_{\rm out}=8$ , AXI and Glue Logic Cost is for 8 DACs Activated. BRAM Cost is Completely Dependent on User Choices Since all BRAM Sizes are Configurable. (b) Timing for Worst Case Configuration with one Sine Wave and 8kB BRAMs.

additional buffers in the design. Because indirection is used in the generators, the data does not have to be aligned based on the oversampling factor, which means that the storage can be fully utilized.

The bitstream can be dynamically updated by the ARM processor, which eases switching the hardware configuration for calibration. Applying the first bitstream takes 228 ms on average but this is reduced to 110 ms by using partial configuration for the subsequent bitstreams. For example, tracking qubit frequencies [36] slowly drifting over minutes would need a hardware configuration with heavy computational power for Bayesian estimation. Once the qubit frequency is found, the design could switch back to another configuration for standard control of the device [37]. In this way, the system can quickly adapt to the computational needs of each step during calibration while using a limited number of resources at each step.

#### 5) Resources And Timing

FPGA resource usage and timing results are presented in Fig. 11. For the sine generator, the presented cost is for a single sine wave. This must be multiplied by the number of sine waves (up to 16 frequencies) to get the full resource estimation. Above 16 frequencies, the hardware costs grow non-linearly as additional buffers are needed to meet timing. A single DAC channel in the standard configuration uses less than 2% of the logic resources of the board, leaving space to implement hardware feedback. The BRAM cost is completely dependent on user choices since all BRAM sizes are configurable to fit experimental needs.

The design can generate DAC data at up to 5.48 GS/s. The ZCU111 internal carrier frequency generation, with the second Nyquist zone [33], can reach 5 GHz modulation. The critical timing path resides in the ramp execute stage (unless one of the BRAMs in the ramp generator exceeds 16 kB).

#### **III. RESULTS**

In this section we first present the results of digital simulations of one CSG and its controller in isolation. We



FIGURE 12. Hardware Simulation of 3 CSG Lanes with  $N_{\rm out} = 16$ , one Ramp Generator and one Sine Wave Generator. (a) Shows the Oversampled Controllability of Ramps and (b) Demonstrates the Synchronization of a Sine Wave and Ramp Generators



FIGURE 13. Hardware Simulation of I/Q Modulation and Demodulation (Four Frequencies 50 MHz Spaced Comb). (a) is the Modulation Window : a Trapezoidal Pulse. (b) is the First (Black) and Second (Grey) Comb Multiplexed. (c) is the Temporal Digital Output Entering the DACs. The Frequencies of the Comb are Shifted 10 MHz Left after the First Pulse is Played. (d) is the Demodulated Signal for the Four Frequencies.



FIGURE 14. Measurements of Three DAC Channels with all Mixing Combinations  $(N_{\rm out}=16, 5~{\rm GS/s})$ 

then show results for I/Q modulation (perform by the CSG) and demodulation (II-B3). Our digital testbench, running on Questa 2021.4\_2 (Siemens<sup>TM</sup> EDA), can simulate any design configuration and drives the design from the AXI outputs of the processor and the ADC outputs while monitoring the inputs to the DACs. We then discuss the scalability of our design compared to other systems presented in state of the art. Finally, we present lab measurements, which demonstrate

VOLUME 4, 2016

that FASQuiC successfully generates all mixing combinations of generators and produces high quality frequency combs for I/Q modulation.

#### A. HARDWARE SIMULATION

#### 1) CSG Simulation

The digital simulation in Fig. 12 shows an example of a feedback sequence, which uses one CSG (one ramp, one sine generator), an oversampling factor of 16 and a hardware frequency of 312.5 MHz. The sequence updates the plateau of the ramp (R, R'). This is a typical parameter that needs to be calibrated.

All delays in FASQuiC are fixed and synchronization between generators is possible. For instance, Fig. 12b shows the synchronization of both generators by adding their signals during the exchange part of the control signal.

Fig. 12a shows the capacity of the ramp generator to oversample the control of ramp generation. While classical digital ramp generators are limited to interpolation this design can control up to  $N_{\text{out}}$  ramps per cycle, generating multiple onthe-fly ramps in the middle of a hardware clock cycle.

The dashed lines show the different control signals sent by the controller to achieve this sequence. Between the two repetitions of the signal, the parameter of the ramp R is changed



FIGURE 15. Measurement of 200 MHz and 700 MHz Frequencies Generated by a Sine Generator with  $N_{out} = 8$ . (a) A Clear Phase Noise Hump due to the Local Oscillator and In-band Phase Noise due to the Phase Detector of the PLL Appear when Zooming on the 200 MHz

to a lower value in the RAW BRAM of the ramp generator. The ramp signal needs to be updated before restarting it. It takes 35.2 ns (11 cycles) to compute and store the first word of the IR, then 41.6 ns (13 cycles) are needed to restart the ramp generator. Therefore, a feedback sequence for a ramp generator takes 76.8 ns (24 cycles), although switching between two already updated ramp waveforms costs only 13 cycles.

The sine generator takes at most 48 ns (15 cycles) for full feedback and 44.8 ns (14 cycles) for fast switching. The AWG takes 19.2 ns (6 cycles) for fast switching. Thus, our system is ready for fast synchronized feedback.

#### 2) I/Q Modulation And Demodulation Simulation

In this section, a hardware simulation of an I/Q modulation/demodulation is detailed (Fig. 13). CSGs in the third configuration are initialized at  $N_{\rm out} = 16$ , ramp generators and a sine generator with 4 sines. The demodulator is configured with an averaging window of size 1024 (410 ns integration time compatible with fast spin qubits readout). In practice, this parameter depends on the noise level.

When the controllers are started, the ramp generators start playing a symbol (Fig. 13a), which is a trapezoidal pulse. The ramp generator could be replaced by an AWG to create a Gaussian pulse also used in superconducting qubits or optimized pulse control. A combination of a ramp generator and an AWG can also be used for more complex pulse shaping. Another advantage of using ramp generators is the fast reconfigurability of the symbol in a shape optimization process, thus, any Gaussian pulse could be approximated by a succession of configurable ramps.

At the same time, the sine generator produces a frequency comb shown in Fig. 13b. This comb consists of four frequencies starting at 50 MHz and spaced at 50 MHz intervals. Quickly changing sine parameters, in particular their frequencies, is useful in several cases, such as calibrating reflectometry to find resonances or driving qubits whose frequency can drift [36]. As an example, the comb is shifted left by 10 MHz between the first and second pulse. The output of sine and ramp generators are then modulated to form the temporal signal shown in Fig. 13c. I/Q upconversion, digital or analog is not shown here. An additional delay is added to the temporal signal before demodulation to simulate cable propagation and DAC/ADC conversion time.

After demodulation we recover our four symbols (Fig. 13d). Only 1/8 of the amplitude is recovered, which is expected since we have four sines and the final demodulation step divides our signal by two. We successfully demodulated the original signal preserving its integrity.

#### B. DISCUSSION ON FASQUIC STRENGTHS.

#### 1) Discussion On Calibration time

The strength of the system is its fast waveform reconfigurability capabilities. Fig. 12 is a typical example of a calibration process where the amplitude of the exchange part is optimized for gate fidelity. As shown in the introduction, exchange time and amplitude are keys parameters to optimize for the high fidelity implementation of SWAP gates. One way of calibrating the gates is to map the space of parameters. One way of doing this is to send a control sequence and measure the state of the qubit to observe if whether or not the SWAP occured. Since the SWAP is reversible there is no need for resetting the qubit between the steps and the procedure can continue with another set of parameters. By accumulating statistics or using methods such as gradient descent, an optimal point in the design space can be found. One calibration step of the exchange amplitude or time only take 76.8 ns of waveform reconfiguration with FASQuiC which, is far below current measurement time in spin qubits. An AWG-based architecture would need to rewrite half the waveform from a software layer taking, at a minimum, several microseconds. Even when using software feedback, FASQuiC does not need the compression step of COMPAQT nor the high bandwidth of classical AWG-based architectures. Therefore, FASQuiC provides a significant improvement in calibration time by closing the feedback loop faster.

Fig. 13 is also an example of calibration process of a frequency comb for optimizing driving or reflectometry-based measurement. It takes 352 ns through the AXI network to reconfigure the whole frequency comb, which can be done while the first comb is being played. Then, 44.8 ns are required to restart the CSGs (limited by the sine generator) and output the updated signal. These examples show how our design enables fast calibration of reflectometry or driving pulse control.

#### 2) Discussion On Scalability

FASQuiC was tested on a ZCU111 card, however, we have verified (with place and route) that on the larger ZCU216 card, it could be used to drive its 16 DACs. This is beyond the current most advanced Spin Qubit architecture [38]. There is sufficient logic in a ZCU216 card to drive up to 24 DACs, if they were available. This is two additional DACs compared to [25], while using a smaller FPGA [39]. Since the architecture is distributed, unitary resources given in Fig. 11 can be safely multiplied by the number of DAC lanes, although larger configurations need slightly more logic for the AXI network. The feedback latency, given in section III-A1, is independent of the number of channels.

In AWG architectures, the memory resources scale linearly with the DAC sampling rate, whereas in FASQuiC, the memory resources depend only on the complexity of the waveform.

With FASQuiC, when using driven control of spin Qubits, digital multiplexing reduces the number of AC cables by up to  $16\times$ . Furthermore, with FASQuiC, combining analog and digital multiplexing, we can even drive up to 32 qubits through one AC-cable using a single board, with space for six additional quasi-static controls.

On-the-fly generation reduces the memory cost for signal generation compared to an AWG-only based solution. In our design, AWG is only needed for tasks such as pulse engineering of the exchange parts lasting only a few nanoseconds. For instance, applying a SWAP gate to 24 pairs of spin qubits [38] would require 248 waveform parameters and instructions (1.2 kB) with FASQuiC while AWG-based architectures would need 210 kB of data. Using COMPAQT DCT and RLE compression schemes for constant parts of the signal, while ensuring the same accuracy, this number drops to 55.9 kB which still represents  $46.5 \times$  more data to transfer and store compared to FASQuiC.

#### C. EXPERIMENTAL RESULTS

#### 1) Experimental Setup

We use a Xilinx UltraScale+ RFSoC ZCU111, which provides versatile features for RF applications. It embeds 14-bit resolution RF-DACs (6.554 GS/s) and 12-bit resolution RF-ADC (4.096 GS/s). As mentioned earlier, the local oscillator has been changed and we added a 3 dB amplifier (LMH6554), which has a 2.8 GHz bandwidth at the output of the DACs. We also added relays at the output of the amplifier where measurements are performed (point  $\gamma$  in Fig. 1). Time-domain relative measurements were performed with a 23 GHz bandwidth, 100 GS/s scope. Frequency domain

measurements were performed with a 13.6 GHz bandwidth RF-analyser. We put an image rejection filter with 880 MHz cut-off frequency for measurements with  $N_{\text{out}} = 8$ .

#### 2) CSG Validation

In this first experiment, we use 7 DAC lines with an oversampling factor  $N_{out}$  of 16 to test all possible combinations of signal sources. Fig. 14 shows all mixing combinations for three DAC channels with double generators. The measurements are made at the output of the relays. Embedded synchronization of Xilinx DAC IP allows synchronization of DAC lanes at the output of the board.

The quality of our signals is mostly impacted by the output amplifier, which limits the bandwidth and could not be removed.

PSD measurement at low frequency show that RF-DACs from the ZCU111 have drifts around 9  $\mu V/\sqrt{Hz}$  at the second scale which is a limiting factor for purely DC control of the system for long experiments running over several minutes. To use FASQUIC for DC control, alternative DC-DAC could be used and only fast control (quasi-static and RFpulses) can be achieved with this implementation. We note that because of the fast waveform reconfiguration capabilities of FASQUIC, experiments run faster than on comparable solutions, relaxing the requirement for long-term DC stability.

#### 3) Figures Of Merit

Our two main figures of merit for the sine comb generation are the Spurious Free Dynamic Range (SFDR) and the phase noise (PN).

PN is a random phase modulation around a perfect pure frequency, which translates to a random variation of the signal period called jitter. This frequency mismatch degrades the precision of rotations around the Bloch sphere when using pulse controls, which results in lower fidelity of quantum gates [40], [41]. For reflectometry, this mismatch reduces the signal-to-noise ratio when extracting the state of the qubits [42].

Deterministic modulation of the center frequency can also create spurious frequency tones, which reduces the fidelity of control by exciting unwanted resonances and reducing the coherency time of the qubits. The difference in power between the center frequency and the largest frequency spur corresponds to the SFDR, which should be maximized for the fidelity of the measurement and control of qubits.

#### 4) Sine Generator Characterization

In the second experiment, a CSG in the first configuration is initialized with  $N_{\text{out}} = 8$ , a ramp generator and a single sine generator. We can easily tune the amplitude of the comb by adjusting the height of the plateau output by the ramp generator (Fig. 13a). Specifically, when using I/Q modulation with on-board up-conversion, the ZCU111 DAC IP requires half the points of the desired sampling rate, limiting us to  $N_{\text{out}} = 8$ .



**FIGURE 16.** Spurious Free Dynamic Range (SFDR) and Phase Noise (PN) Measurement for Three Different Offset Frequencies at Different Generated Frequencies from a Sine Generator at  $N_{\rm out} = 8$ .

Reflectometry typically works at frequencies of hundreds of MHz. A 200 MHz and 700 MHz frequency analysis is shown in Fig. 15. The desired frequencies are shifted by 65 ppm (13 kHz shift for 200 MHz). This systematic shift is due to the 20 ppm LO that passes through the PLLs of the ZCU111, inducing a non ideal clock. A single correction factor can be applied to obtain more accurate frequency generation. The average frequency shift after correction is 1.8 kHz, which is in the range of the 4.7 kHz sine generator precision.

SFDR and PN measurements are shown in Fig. 16. The SFDR is above 60 dBc up to 350 MHz, which is far above the typical SFDR of upconversion frequencies [33]. The SFDR starts to drastically fall after 350 MHz and reaches 30 dBc at 600 MHz, a level that may no longer be acceptable. At 625 MHz, a quarter of the DAC sampling rate, there is a special point. At this point the SFDR reaches 69 dBc because the output points are perfectly aligned with the contents of the look up table for the single sine generator. So the generator produces a high quality sine wave.

The PN profile is shown in the 200 MHz zoom (Fig. 15a). A clear PN hump can be seen, this hump is due to the local oscillator noise and in-band PN of the phase detector of the PLL. This in-band PN is a major limiting factor for Qubit control [41] and measurement [42], [43]. Our PN is measured at three offset frequencies : one before the band (at

1 kHz), another in the band and the last after the band (at 100 kHz), close to the noise floor. PN slightly increases with the frequency generated but stays under -100 dBc/Hz for inband PN up to 450 MHz.

Both measured SFDR and PN fulfill the requirements to control classical implementations of spin qubits [44].

In the third experiment, a CSG in the first configuration is initialized with  $N_{\text{out}} = 8$ , a ramp generator and a 16sine wave generator. The output frequency comb is shown in Fig. 17a. The SFDR of the higher frequency sine (320 MHz) is reduced to 48 dBc compared to 65 dBc in the single sine generation case but its PN at 100 kHz does not increase. Indeed, with 16 sines, the power of each frequency is reduced and thus the parasitics at 500 MHz and 750 MHz due to resonances of the amplifier are relatively larger.

#### 5) Modulation Characterization

Modulation from the DACs is now turned on with CSGs in the third configuration at  $N_{\text{out}} = 16$ . An SSB upconversion to 1.25 GHz of the 16 frequency comb is presented in Fig. 17b.

The upconversion slightly decreases the total power of the signal, by 3 dB. Even though more spurs appear in the spectrum, the SFDR is only degraded to 44.8 dBc (-3.2 dBc) and the PN at 100 kHz away from the 320 MHz peak is slightly increased to -107 dBc/Hz (+5 dBC/Hz).

#### 6) Second Nyquist Zone Characterization

To test second Nyquist zone generation, CSGs in the third configuration are initialized at  $N_{\text{out}} = 8$ , to fit within the 2.8 GHz bandwidth of the output amplifier.

When we activate the Second Nyquist Zone, modulation can exceed half the sampling rate in the 1.25-2.5 GS/s zone. Fig. 17c shows an upconversion to 2 GHz of the 16 frequency combs. The activation of the second Nyquist zone increases the output power of the higher frequency (M1 in Fig.17c 1.98 GHz) from -52.5 dBm to -43.11 dBm. The second Nyquist zone technique is attractive for achieving higher frequency modulation but reduces comb generation quality: the SFDR in the second Nyquist zone is reduced to 34.4 dBc and PN at a 100 kHz offset from the higher frequency peak is increased to -99.9 dBc/Hz.

#### **IV. CONCLUSIONS**

Our architecture achieves state-of-the-art qubit control, particularly optimized for the requirements of spin qubits by providing hardware for on-the-fly signal generation, which removes the need for huge memories to store pre-calculated data for AWGs. We demonstrate that on-the-fly signal generation can require  $175 \times$  less memory than an approach based on AWGs. The low memory requirements and low feedback latency of our device would translate to a significant reduction in calibration time, which is a major overhead in LSQ computers.

Currently, a limiting factor for the scalability of LSQ computers is the number of cables in the refrigerator, which



FIGURE 17. Spectral Analysis of Frequency Comb Generation with 3 kHz Read Bandwidth, (a) 16 Frequency Comb Generated from a CSG in the First Configuration with 20 MHz Spacing and  $N_{out} = 8$ . (b) Modulation at 1.25 GHz of a 16 I/Q Frequency Comb with 20 MHz Spacing and CSGs in Third Configuration at  $N_{out} = 16$ . (c) Modulation at 2 GHz of a 16 Frequency Comb with 20 MHz Spacing and CSGs in Third Configuration at  $N_{out} = 8$  Using the Second Nyquist Zone Technique.

can be reduced with the SSB multiplexing of driving pulse control and readout provided by our design. FASQuiC can generate multiple ramps per cycle, providing subnanosecond control of quasi-static signals. This is essential for fine control of spin qubits, a requirement for high fidelity quantum gates.

The requirements for quantum computers are continuously changing and one of the strengths of this design is its flexibility. Due to the parameterization of the RTL code, we can make use of bitstream switching. This reduces calibration time and allows FASQuiC to be reconfigured for the needs of each experiment.

The whole design has been tested and qualified on a Xilinx ZCU111 board showing high quality generation of complex signals. Future versions of the FASQuiC controller will include arithmetic operations and conditional branching to enable more complex quantum feedback.

FASQuiC makes contributions to scalability through reduced memory usage and multiplexing as well as providing state-of-the-art signal generation control all packaged in a flexible architecture, which constitute an important step towards spin qubit LSQ computers.

#### ACKNOWLEDGMENT

The authors would like to thank Yvain Thonnart, Matias Urdampilleta for their theoritical guidance and Sylvain Dumas, Julien Minet for their help in the experimental setup.

#### REFERENCES

- J. Zhang, Y.-x. Liu, R.-B. Wu, K. Jacobs, and F. Nori, "Quantum feedback: theory, experiments, and applications," Physics Reports, vol. 679, pp. 1– 60, Mar. 2017. arXiv: 1407.8536.
- [2] A. G. Fowler, M. Mariantoni, J. M. Martinis, and A. N. Cleland, "Surface codes: Towards practical large-scale quantum computation," Physical Review A, vol. 86, p. 032324, Sept. 2012. Publisher: American Physical Society.
- [3] D. Gottesman, "An Introduction to Quantum Error Correction and Fault-Tolerant Quantum Computation," arXiv:0904.2557 [quant-ph], Apr. 2009. arXiv: 0904.2557.
- [4] N. Liyanage, Y. Wu, A. Deters, and L. Zhong, "Scalable Quantum Error Correction for Surface Codes using FPGA," Jan. 2023. arXiv:2301.08419 [quant-ph].
- [5] P. Stano and D. Loss, "Review of performance metrics of spin qubits in gated semiconducting nanostructures," Nature Reviews Physics, vol. 4, pp. 672–688, Oct. 2022. Number: 10 Publisher: Nature Publishing Group.

- [6] J. Yoneda, K. Takeda, T. Otsuka, T. Nakajima, M. R. Delbecq, G. Allison, T. Honda, T. Kodera, S. Oda, Y. Hoshi, N. Usami, K. M. Itoh, and S. Tarucha, "A quantum-dot spin qubit with coherence limited by charge noise and fidelity higher than 99.9%," Nature Nanotechnology, vol. 13, pp. 102–106, Feb. 2018.
- [7] F. Arute, K. Arya, R. Babbush, D. Bacon, J. C. Bardin, R. Barends, R. Biswas, S. Boixo, F. G. S. L. Brandao, D. A. Buell, B. Burkett, Y. Chen, Z. Chen, B. Chiaro, R. Collins, W. Courtney, A. Dunsworth, E. Farhi, B. Foxen, A. Fowler, C. Gidney, M. Giustina, R. Graff, K. Guerin, S. Habegger, M. P. Harrigan, M. J. Hartmann, A. Ho, M. Hoffmann, T. Huang, T. S. Humble, S. V. Isakov, E. Jeffrey, Z. Jiang, D. Kafri, K. Kechedzhi, J. Kelly, P. V. Klimov, S. Knysh, A. Korotkov, F. Kostritsa, D. Landhuis, M. Lindmark, E. Lucero, D. Lyakh, S. Mandrà, J. R. McClean, M. McEwen, A. Megrant, X. Mi, K. Michielsen, M. Mohseni, J. Mutus, O. Naaman, M. Neeley, C. Neill, M. Y. Niu, E. Ostby, A. Petukhov, J. C. Platt, C. Quintana, E. G. Rieffel, P. Roushan, N. C. Rubin, D. Sank, K. J. Satzinger, V. Smelyanskiy, K. J. Sung, M. D. Trevithick, A. Vainsencher, B. Villalonga, T. White, Z. J. Yao, P. Yeh, A. Zalcman, H. Neven, and J. M. Martinis, "Quantum supremacy using a programmable superconducting processor," Nature, vol. 574, pp. 505-510, Oct. 2019.
- [8] M. Prathapan, P. Mueller, D. Heim, M. V. Oropallo, M. Braendli, P. A. Francese, M. Kossel, A. Ruffino, C. Zota, E. Cha, and T. Morf, "A system design approach toward integrated cryogenic quantum control systems," in 2022 IEEE 15th Workshop on Low Temperature Electronics (WOLTE), pp. 1–4, June 2022. arXiv:2211.02081 [quant-ph].
- [9] S. G. J. Philips, M. T. Mądzik, S. V. Amitonov, S. L. de Snoo, M. Russ, N. Kalhor, C. Volk, W. I. L. Lawrie, D. Brousse, L. Tryputen, B. P. Wuetz, A. Sammak, M. Veldhorst, G. Scappucci, and L. M. K. Vandersypen, "Universal control of a six-qubit quantum processor in silicon," arXiv:2202.09252 [cond-mat, physics:quant-ph], Feb. 2022.
- [10] M. F. Gonzalez-Zalba, S. de Franceschi, E. Charbon, T. Meunier, M. Vinet, and A. S. Dzurak, "Scaling silicon-based quantum computing using CMOS technology," Nature Electronics, vol. 4, pp. 872–884, Dec. 2021.
- [11] J. R. Petta, A. C. Johnson, J. M. Taylor, E. A. Laird, A. Yacoby, M. D. Lukin, C. M. Marcus, M. P. Hanson, and A. C. Gossard, "Coherent Manipulation of Coupled Electron Spins in Semiconductor Quantum Dots," Science, vol. 309, pp. 2180–2184, Sept. 2005.
- [12] R. Hanson, L. P. Kouwenhoven, J. R. Petta, S. Tarucha, and L. M. K. Vandersypen, "Spins in few-electron quantum dots," Reviews of Modern Physics, vol. 79, pp. 1217–1265, Oct. 2007.
- [13] M. D. Shulman, O. E. Dial, S. P. Harvey, H. Bluhm, V. Umansky, and A. Yacoby, "Demonstration of Entanglement of Electrostatically Coupled Singlet-Triplet Qubits," Science, vol. 336, pp. 202–205, Apr. 2012.
- [14] T. Meunier, V. E. Calado, and L. M. K. Vandersypen, "Efficient C-Phase gate for single-spin qubits in quantum dots," Physical Review B, vol. 83, p. 121403, Mar. 2011. arXiv: 1010.0164.
- [15] G. Burkard, T. D. Ladd, J. M. Nichol, A. Pan, and J. R. Petta, "Semiconductor Spin Qubits," arXiv:2112.08863 [cond-mat, physics:physics, physics:quant-ph], Dec. 2021.
- [16] P. Ao and J. Rammer, "Quantum dynamics of a two-state system in a dissipative environment," Physical Review B, vol. 43, pp. 5397–5418, Mar. 1991.
- [17] C. H. Yang, K. W. Chan, R. Harper, W. Huang, T. Evans, J. C. C. Hwang,

B. Hensen, A. Laucht, T. Tanttu, F. E. Hudson, S. T. Flammia, K. M. Itoh, A. Morello, S. D. Bartlett, and A. S. Dzurak, "Silicon qubit fidelities approaching incoherent noise limits via pulse engineering," Nature Electronics, vol. 2, pp. 151–158, Apr. 2019. Number: 4 Publisher: Nature Publishing Group.

- [18] K. H. Park, Y. S. Yap, Y. P. Tan, C. Hufnagel, L. H. Nguyen, K. H. Lau, S. Efthymiou, S. Carrazza, R. P. Budoyo, and R. Dumke, "ICARUS-Q: A scalable RFSoC-based control system for superconducting quantum computers," arXiv:2112.02933 [physics, physics:quant-ph], Dec. 2021.
- [19] Y. Yang, Z. Shen, X. Zhu, Z. Wang, G. Zhang, J. Zhou, X. Jiang, C. Deng, and S. Liu, "FPGA-based electronic system for the control and readout of superconducting quantum processors," arXiv:2110.07965 [physics, physics:quant-ph], Feb. 2022. arXiv: 2110.07965.
- [20] Y. Xu, G. Huang, J. Balewski, R. Naik, A. Morvan, B. Mitchell, K. Nowrouzi, D. I. Santiago, and I. Siddiqi, "QubiC: An open source FPGA-based control and measurement system for superconducting quantum information processors," IEEE Transactions on Quantum Engineering, vol. 2, pp. 1–11, 2021. arXiv: 2101.00071.
- [21] S. Maurya and S. Tannu, "COMPAQT: Compressed Waveform Memory Architecture for Scalable Qubit Control," in 2022 55th IEEE/ACM International Symposium on Microarchitecture (MICRO), (Chicago, IL, USA), pp. 1059–1077, IEEE, Oct. 2022.
- [22] L. Stefanazzi, K. Treptow, N. Wilcer, C. Stoughton, S. Montella, C. Bradford, G. Cancelo, S. Saxena, H. Arnaldi, S. Sussman, A. Houck, A. Agrawal, H. Zhang, C. Ding, and D. I. Schuster, "The QICK (Quantum Instrumentation Control Kit): Readout and control for qubits and detectors," arXiv:2110.00557 [physics, physics:quant-ph], Oct. 2021.
- [23] N. Irtija, J. Plusquellic, E. E. Tsiropoulou, J. Goldberg, D. Lobser, and D. Stick, "Design and analysis of digital communication within an SoCbased control system for trapped-ion quantum computing," Tech. Rep. arXiv:2209.15601, arXiv, Sept. 2022.
- [24] M. O. Tholén, R. Borgani, G. R. Di Carlo, A. Bengtsson, C. Križan, M. Kudra, G. Tancredi, J. Bylander, P. Delsing, S. Gasparinetti, and D. B. Haviland, "Measurement and control of a superconducting quantum processor with a fully-integrated radio-frequency system on a chip," Review of Scientific Instruments, vol. 93, p. 104711, Oct. 2022. arXiv:2205.15253 [physics, physics:quant-ph].
- [25] N. Khammassi, R. W. Morris, S. Premaratne, F. Luthi, F. Borjans, S. Suzuki, R. Flory, L. P. O. Ibarra, L. Lampert, and A. Y. Matsuura, "A Scalable Microarchitecture for Efficient Instruction- Driven Signal Synthesis and Coherent Qubit Control," p. 10.
- [26] M. Toubeix, E. Guthmuller, A. Evans, and T. Meunier, "A scalable lowlatency fpga architecture for spin qubit control through direct digital synthesis," DATE '2024.
- [27] J. K. Kim, J. Hwan Oh, J. H. Yang, and S. Eun Lee, "2D Line Draw Hardware Accelerator for Tiny Embedded Processor in Consumer Electronics," in 2019 IEEE International Conference on Consumer Electronics (ICCE), (Las Vegas, NV, USA), pp. 1–2, IEEE, Jan. 2019.
- [28] "Dds compiler v6.0 product guide (pg141)."
- [29] F. Vigneau, F. Fedele, A. Chatterjee, D. Reilly, F. Kuemmeth, F. Gonzalez-Zalba, E. Laird, and N. Ares, "Probing quantum devices with radiofrequency reflectometry," arXiv:2202.10516 [cond-mat, physics:quantph], Feb. 2022.
- [30] M. G. House, T. Kobayashi, B. Weber, S. J. Hile, T. F. Watson, J. van der Heijden, S. Rogge, and M. Y. Simmons, "Radio frequency measurements of tunnel couplings and singlet-triplet spin states in Si:P quantum dots," Nature Communications, vol. 6, p. 8848, Nov. 2015.
- [31] M. Urdampilleta, D. J. Niegemann, E. Chanrion, B. Jadot, C. Spence, P.-A. Mortemousque, C. Bäuerle, L. Hutin, B. Bertrand, S. Barraud, R. Maurand, M. Sanquer, X. Jehl, S. De Franceschi, M. Vinet, and T. Meunier, "Gate-based high fidelity spin readout in a CMOS device," Nature Nanotechnology, vol. 14, pp. 737–741, Aug. 2019.
- [32] S. Schaal, I. Ahmed, J. Haigh, L. Hutin, B. Bertrand, S. Barraud, M. Vinet, C.-M. Lee, N. Stelmashenko, J. Robinson, J. Qiu, S. Hacohen-Gourgy, I. Siddiqi, M. Gonzalez-Zalba, and J. Morton, "Fast Gate-Based Readout of Silicon Quantum Dots Using Josephson Parametric Amplification," Physical Review Letters, vol. 124, p. 067701, Feb. 2020.
- [33] U. Singhal, S. Kalipatnapu, S. Majumder, V. V. L. Pabbisetty, S. Jandhyala, V. Singh, and C. S. Thakur, "Generation of control signals using second-Nyquist zone technique for superconducting qubit devices," arXiv:2203.01523 [cond-mat, physics:quant-ph], Mar. 2022.
- [34] "API reference xlrd 2.0.1 documentation."
- [35] "Zynq UltraScale+ RFSoC RF data converter v2.6 gen 1/2/3/DFE Logi-CORE IP product guide (PG269)."

- [36] T. Nakajima, A. Noiri, K. Kawasaki, J. Yoneda, P. Stano, S. Amaha, T. Otsuka, K. Takeda, M. R. Delbecq, G. Allison, A. Ludwig, A. D. Wieck, D. Loss, and S. Tarucha, "Coherence of a Driven Electron Spin Qubit Actively Decoupled from Quasistatic Noise," Physical Review X, vol. 10, p. 011060, Mar. 2020. Publisher: American Physical Society.
- [37] Y. Salathé, P. Kurpiers, T. Karg, C. Lang, C. K. Andersen, A. Akin, C. Eichler, and A. Wallraff, "Low-Latency Digital Signal Processing for Feedback and Feedforward in Quantum Computing and Communication," Physical Review Applied, vol. 9, p. 034011, Mar. 2018. arXiv: 1709.01030.
- [38] F. Borsoi, N. W. Hendrickx, V. John, M. Meyer, S. Motz, F. van Riggelen, A. Sammak, S. L. de Snoo, G. Scappucci, and M. Veldhorst, "Shared control of a 16,semiconductor quantum dot crossbar array," Nature Nanotech., vol. 18, pp. 1–7, 2023.
- [39] "Intel stratix series fpgas and socs, https://www.intel.com/content/www/us/en/products/details/fpga/stratix.html,"
- [40] H. Ball, W. D. Oliver, and M. J. Biercuk, "The role of master clock stability in quantum information processing," npj Quantum Information, vol. 2, p. 16033, Nov. 2016.
- [41] J. Gong, Y. Chen, E. Charbon, F. Sebastiano, and M. Babaie, "A Cryo-CMOS Oscillator With an Automatic Common-Mode Resonance Calibration for Quantum Computing Applications," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 69, pp. 4810–4822, Dec. 2022.
- [42] Y. Peng, A. Ruffino, T.-Y. Yang, J. Michniewicz, M. F. Gonzalez-Zalba, and E. Charbon, "A Cryo-CMOS Wideband Quadrature Receiver With Frequency Synthesizer for Scalable Multiplexed Readout of Silicon Spin Qubits," IEEE Journal of Solid-State Circuits, vol. 57, pp. 2374–2389, Aug. 2022.
- [43] B. Patra, R. M. Incandela, J. P. G. van Dijk, H. A. R. Homulle, L. Song, M. Shahmohammadi, R. B. Staszewski, A. Vladimirescu, M. Babaie, F. Sebastiano, and E. Charbon, "Cryo-CMOS Circuits and Systems for Quantum Computing Applications," IEEE Journal of Solid-State Circuits, vol. 53, pp. 309–321, Jan. 2018.
- [44] J. P. G. van Dijk, B. Patra, S. Pellerano, E. Charbon, F. Sebastiano, and M. Babaie, "Designing a DDS-Based SoC for High-Fidelity Multi-Qubit Control," IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 67, pp. 5380–5393, Dec. 2020. Conference Name: IEEE Transactions on Circuits and Systems I: Regular Papers.



M. TOUBEIX was born in 1996 in France. He received an Engineer's degree from Ecole Polytechnique, Palaiseau, France, in 2019 specializing in electrical engineering and physics. He then received a M.S in electrical engineering from Ecole Polytechnique Fédérale de Lausanne (EPFL), Switzerland specializing in microelectronics in 2021.

He worked at Thalès, TRT, Palaiseau France for his master thesis in 2021 on RISC-V multi-core

benchmarking. He is currently pursuing a Ph.D. degree in physics at CEA, and Institut Néel, CNRS, Grenoble. His subject focuses on quantum control and the implementation of hardware feedback in the context of quantum computing with cryogenic spin qubits.

His research interests includes the development of hardware at the interface of physics, especially quantum physics, hardware for high performance computing and ASIC implementation.



E. GUTHMULLER graduated from Ecole Polytechnique and received the M.S. degree from Telecom Paris, France in 2009. He received his Ph.D in computer science from the University Pierre & Marie Curie (UPMC, Paris, France) in 2013.

He joined the CEA-Leti in Grenoble as a fulltime researcher until 2019, then within CEA-List.

His main research interests include processor architectures and their memory hierarchy, and quantum computer control architectures.



T. MEUNIER is a senior CNRS researcher working at Institut Néel and CTO at Quobly. He received the Starting and Synergy Grants of the European Research Council (ERC) on the coherent control of individual electron spins in semiconductor nanostructures respectively in 2012 and 2018 (synergy together with Maud Vinet and Silvano DeFrancheschi). Until the end of 2022, he was leading the quantum spin qubit Grenoble effort at CNRS. In december 2022, he co-founded the start-

up Quobly, a spin-off of the CNRS-CEA effort on spin qubits in FDSOI technology.

His research interests are mainly in the field of coherent control of individual quantum objects, both in atomic physics and solid state systems. Since 2005, he participates to the world-wide effort on the coherent control of individual electron spins in semiconductors.



A. EVANS obtained his Bachelor's degree in Electrical Engineering from the University of Waterloo (Canada) in 1994, a DEA degree from the University of Paris VI in 1995 and his PhD from the University of Grenoble in 2014.

He has worked for twelve years on the design of complex digital ASICs for network processors at Cisco Systems and five years on circuits for space applications at IROC Technologies.

He has been a research engineer at the CEA/LIST since 2017 where his research interests are centered around efficient compute solutions for both embedded and high-performance applications.



A. FAURIE received the B.S. degree in computer sciences from Université Jean Monnet, Saint-Etienne, France, in 2020 and the engineering diploma in electronics from Télécom Saint-Etienne, Saint-Etienne, France in 2023 as well as the M.S. degree in electronics for embedded systems from Université Claude Bernard, Lyon, France, in 2023.

He is currently pursuing the Ph.D. degree, starting november 2023, on the subject "Qubit-array

control electronics operating at cryogenic temperature" in CEA, Grenoble, France. From March to September 2023, he worked as a second year M.S intern on an embedded software for measurement and control of quantum circuits in CEA, Grenoble, France.

His research interests includes cryo-electronics, Radio-Frequency (RF) engineering and quantum computing.