

# Hybrid FeRAM/RRAM synapse circuit for on-chip inference and learning at the edge

Michele Martemucci, François Rummens, Tifenn Hirtzlin, Simon Martin, Olivier Guille, Tarcisius Januel, Catherine Carabasse, Olivier Billoint, Julie Laguerre, Jean Coignus, et al.

### ▶ To cite this version:

Michele Martemucci, François Rummens, Tifenn Hirtzlin, Simon Martin, Olivier Guille, et al.. Hybrid FeRAM/RRAM synapse circuit for on-chip inference and learning at the edge. IEDM 2023 - 69th Annual IEEE International Electron Devices Meeting, Dec 2023, San Francisco, United States. 10.1109/IEDM45741.2023.10413857. cea-04539478

## HAL Id: cea-04539478 https://cea.hal.science/cea-04539478

Submitted on 9 Apr 2024

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Hybrid FeRAM/RRAM Synapse Circuit for On-Chip Inference and Learning at the Edge

M. Martemucci<sup>1, 2</sup>, F. Rummens<sup>1</sup>, T. Hirtzlin<sup>2</sup>, S. Martin<sup>2</sup>, O. Guille<sup>2</sup>, T. Januel<sup>2</sup>, C. Carabasse<sup>2</sup>, O. Billoint<sup>2</sup>,

J. Laguerre<sup>2</sup>, J. Coignus<sup>2</sup>, A. F. Vincent<sup>3</sup>, D. Querlioz<sup>4</sup>, L. Grenouillet<sup>2</sup>, S. Saïghi<sup>3</sup>, E. Vianello<sup>2</sup> <sup>1</sup>CEA-List, Univ. Grenoble Alpes, France, email: michele.martemucci@cea.fr, elisa.vianello@cea.fr <sup>2</sup>CEA-Leti, Univ. Grenoble Alpes, France, <sup>3</sup>IMS, Univ. Bordeaux, Bordeaux INP, CNRS, France, <sup>4</sup>Univ. Baria Saclass CNPS, France

<sup>4</sup>Univ. Paris-Saclay, CNRS, France

*Abstract* — This article presents an experimental demonstration of a hybrid FeRAM/RRAM synapse circuit implemented at the 130nm node. The circuit incorporates Metal-Ferroelectric-Metal (MFM) stacks, which exhibit FeRAM capacitor behavior when no filament formation occurs and function as RRAM after undergoing a forming operation. By leveraging the unique advantages of FeRAMs, such as ultra-low power consumption, in combination with the non-disruptive (infinite) reading capability of RRAMs, this circuit enables efficient on-chip inference and learning at the Edge.

#### I. INTRODUCTION

The rapid advancement of artificial intelligence has fueled the development of powerful algorithms that enable machines to learn from experience and interact autonomously with their environment [1]. However, implementing intelligent machines is hindered by hardware constraints like energy consumption and memory size. To overcome these challenges, researchers have explored in-memory computing architectures that utilize embedded memory devices for both processing and data storage. Recent progress has been made in on-chip inference [2][3], but achieving on-chip learning requires an ultra-low switching energy and exceptional endurance. Additionally, the vast amount of data to be processed by an inference chip implies the need of quasi infinitive reading endurance and nondestructive reading operations. Despite extensive efforts in the past decade, attaining such memory remains elusive.

In the pursuit of an embedded memory solution with ultralow power consumption and outstanding endurance for onchip learning, one transistor-one capacitor (1T-1C) structures based on ferroelectric materials (FeRAMs) have emerged as promising candidates [4]. However, the data-destructive reading operation of FeRAMs poses challenges for implementing inference applications. On the other hand, resistive switching devices (RRAM) offer non-disruptive reading operations, making them highly suitable for inference engines [5]. However, limited writing endurance and increased programming power limit RRAM's effectiveness for learning [6].

In this paper, we introduce a novel memory stack based on ferroelectric Si-doped hafnium oxide, enabling the cointegration of RRAM and FeRAM memories in the same Back End of Line (BEOL) of 130nm CMOS technology. This integration is achieved without the need for additional masks, simplifying the manufacturing process by combining both technologies into a single memory stack [7]. Leveraging this innovative technology, we designed, fabricated, and tested a new hybrid FeRAM/OxRAM synapse circuit. This circuit enables on-chip learning of Binarized Neural Networks (BNNs), where each weight is associated with a *hidden* value used only during the training phase and a binary value for the inference phase [8]. FeRAMs store the *hidden* weights, while RRAMs store the binary weights. We apply this approach to perform heartbeat arrhythmia detection, demonstrating compatibility with hardware constraints. This advancement paves the way for energy-efficient learning and inference at the edge, addressing the challenges posed by existing memory technologies.

#### II. METAL-FERROELECTRIC-METAL STACKS

TiN/Ti/Si:HfO<sub>2</sub>/TiN Metal-Ferroelectric-Metal (MFM) structures were successfully integrated into the BEOL of a 130nm CMOS technology, positioned between M4 and M5 (Fig.1b,c) [9]. A Ti scavenging layer was deposited by PVD at the top interface, without any air break between the Ti and TiN top electrode (Fig.1d). The presence of the Ti layer serves a dual purpose: it enhances the ferroelectricity of the structure, resulting in a higher remanent polarization in the ferroelectric capacitor, and increases the concentration of oxygen vacancies ( $V_o$ ) at the interface. This enables the creation of a purposeful  $V_o$ -filament within the ferroelectric layer, facilitating the operation of a resistive memory.

#### III. 1T-1C FERAM ARRAY PERFORMANCES

We fabricated 16kbit 1T-1C FeRAM arrays with  $0.36 \,\mu\text{m}^2$ MFM capacitors and sense amplifiers [10]. Our experimental results demonstrated a fully opened memory window of 120 mV (Fig.2). To evaluate the switching efficiency of the 1T-1C cells, we employed 3 V-2 µs reading pulses with a fixed reference voltage ( $V_{ref} = 0.56 \,\text{V}$ ). Fig.3 illustrates the tradeoff between pulse width and amplitude for programming a 0 (SL pulse) or a 1 (BL pulse) in a cell that was initially set to the opposite state. Based on this investigation, we identified three programming conditions (A, B, and C) for evaluating power consumption and endurance. Notably, programming condition C achieved a switching energy lower than 200 fJ/bit (Fig.4). Higher programming voltages and longer programming times (condition A) enhance the Memory Window (MW) (Fig.5), they come at the expense of increased Bit Error Rate (BER) after cycling (Fig.6). Therefore, for the remainder of this paper, condition C has been selected for programming the FeRAMs.

#### IV. 1T-1R FERROELECTRIC RRAM ARRAY

We integrated the same  $0.36\,\mu\text{m}^2$  MFM stack into 16kbit 1T-1R arrays on the same wafer, along with 1T-1C FeRAMs. Following the forming step, the array underwent cycling under various programming conditions to minimize Bit Error Rate (BER) and enhance MW (Fig.7). The optimal RESET condition was achieved at  $V_{BL} = 3.0 \text{ V}$  and  $V_{WL} = 3.1 \text{ V}$ , while for binary operation, the optimal SET condition utilized a programming current of  $I_{cc} = 67 \mu A$ . For Multi-Level Cell (MLC) operation, a range of  $I_{cc}$  from approximately 26µA to  $67\mu$ A can be employed (Fig.10). Furthermore, Fig.8 demonstrates the distributions of the Low Conductance State (LCS) and High Conductance State (HCS) after multiple cycling phases, providing the first array-level evidence supporting the use of a ferroelectric material as a resistive switching layer in RRAMs. To address the conductance instability relaxation issue observed at low programming currents [11], we verified the stability over time of the array programmed with  $67\mu A$ (Fig.9). MLC programming was achieved using an iterative programming scheme [11], with the programming conditions depicted in Fig.11. The results of MLC programming for 4 and 8 levels per cell are shown in Fig.12.

#### V. HYBRID FERAM/RRAM SYNAPSE FOR ON-CHIP LEARNING AND INFERENCE

We present a novel hybrid FeRAM/RRAM synaptic array that combines the strengths of both technologies, enabling efficient edge inference and learning. Our design incorporates the Metal-Ferroelectric-Metal stack technology discussed earlier, utilizing ultra-low power FeRAMs for training and non-disruptive RRAMs for inference. Our hybrid synapse consists of a group of n 1T-1C cells, where the bitline (BL) is connected to the wordline (WL) of a single 1T-1R cell. This connection forms a Transfer Line (TL), enabling direct and analog data transfer from n FeRAMs to a single RRAM without the need for intermediate circuits (see Fig.13). The parallel reading of all FeRAM elements within the hybrid synapse involves loading the parasitic capacitance of the TL to an analog voltage, representing the sum of '1' stored in the 1T-1C cells. This FeRAM-data-dependent voltage is then utilized to set the RRAM compliance current, effectively adjusting the device's conductance. We implemented an array of N=128 TLs, with each TL connecting N FeRAMs to M=16 RRAMs. Ideally, each TL is utilized for 16 synapses, with n=8 (see Fig.14). An optical microscopy photograph of the fabricated hybrid array and its peripheral circuitry is shown in Fig.15. Experimental results (Fig.16) demonstrate the relationship between the TL voltage and the number of activated FeRAM wordlines  $(WL_{Fe})$  when the corresponding source lines  $(SL_{Fe})$  are pulsed. The voltage difference of approximately 200mV between devices at 0 and 1 states aligns with the required programming range for multi-level operation in RRAMs (Fig.7). For a given n, the voltage level of the TL is determined by the number of programmed '1' states ( $N_{SW}$ ) in the FeRAMs and the amplitude of the  $SL_{Fe}$  reading pulse. Additionally, by fixing the RRAM BL voltage during the transfer operation, the gate-source voltage of the RRAM access transistor can be controlled, thereby matching the required RRAM programming voltages (Fig.18). Fig.19 illustrates the measured data transfer from the FeRAM data to the RRAM cells for n=8. The programmed RRAM conductance shows a direct proportionality to the number of 1 FeRAM states.

We implemented a 2-layer fully connected Binarized Neural Network (BNN) with on-chip learning for heart arrhythmia detection using the proposed FeRAM/OxRAM synapse [12]. The BNN training process involves assigning a real value to each synapse, which accumulates loss gradients using binary weights and a Stochastic Gradient Descent-like algorithm [7]. The real value, known as the hidden value  $(W_h)$ , remains unused during inference, where only its sign is employed to obtain the binary weight ( $W_b = \pm 1$ ) used during inference. To address this, we utilize FeRAM cells to store the  $W_h$  values as an integer number of 2 (n=4), 3 (n=8) or 4 bits (n=16) and **RRAM** to store the  $W_b$  values. During learning,  $W_b$  values are updated based on  $W_h$  values using our analog transfer technique (Fig.19). The RRAM stored data is binarized through a low-power binary reading operation to obtain binary weights. Fig. 20b presents a schematic representation of the training algorithm. During forward and backward propagation for each input sample, the binarized weights stored in the RRAM array are read to evaluate activations and gradients. These calculated gradients are then used to update the hidden weights stored in the FeRAMs accordingly. The FeRAM update is performed using a probabilistic programming scheme (Fig.21). FeRAMs are updated for each input sample, while the transfer operation into binary weights stored in the RRAMs is performed every K = 100 samples. Once training is completed, only the binarized weights are used for model evaluation and infer on previously unseen samples. The network achieves an inference accuracy of 88% with n=8 (Fig.22). These results validate the potential of the proposed circuit in enabling on-chip learning and inference.

#### **VI. CONCLUSIONS**

Our novel hybrid FeRAM/RRAM synapse circuit successfully combines the ultra-low power consumption of FeRAMs for on-chip learning with the non-disruptive reading capability of RRAMs for in-memory computing during inference. This technological breakthrough holds significant promise for neural network implementation and design. When coupled with advanced algorithms that address issues like catastrophic forgetting and enable continuous learning [13], this technology will enable the development of future *intelligent* devices and applications.

Acknowledgment. This work is supported by the ERC consolidator grant DIVERSE (101043854) and from a France 2030 government grant (ANR-22-PEEL-0010).



Fig. 1. (a) Performance comparison of state of the art HfO2 based FeRAMs and RRAMs. (b) The Metal-Ferroelectric-Metal (TiN/HfO2:Si/Ti/TiN) structure, integrated into the BEOL of 130nm CMOS, functions as a FeRAM when integrated into 1T1C bit-cells, and as a RRAM when integrated as a 1T1R structure. (c) Tilted SEM view with FIB cross section of 0.36  $\mu m^2$  TiN/HfO<sub>2</sub>:Si/Ti/TiN stacks integrated above M4 of 130 nm CMOS, after memory stack etch. (d) HRTEM cross section illustrating 10nm Si:HfO2 film crystallization in the presence of Ti scavenging layer.



Fig. 2. Distribution of 0 and 1 Fig. 3. Array-level switching efficiency measured for pro- Fig. 4. Switching energy per bit. states in a 16kbit 1T1C FeRAM gramming 0 (a) and 1 (b) states using different pulse widths  $MW_{0,\sigma}$  is the Memory Window array, measured at 3 V after and amplitudes. A fixed reference voltage ( $V_{ref} = 0.56$  V) at  $0\sigma$ ,  $C_D = 9.5$  fF the dielectric of cycling. The same condiwake-up cycling with  $10^3$  pulses is utilized for reading. Three programming conditions (A, capacitance, and  $C_{BL} = 188$  fF.  $(3 V - 2 \mu s).$ B, and C) are highlighted in green.





Fig. 6. Distributions of 0 and 1 states in 16kbit 1T1C FeRAM arrays, measured after  $10^7$  endurance cycles, for programming conditions A and C.



Fig. 7. BER and MW of a 1T1R Fig. 8. represent the conditions for binary programming, while the green area RESET cycling phases. represents the conditions for MLC



HCS

 $I_{cc} \approx 67.0 \ \mu A$ 

Cycles:

 $10^{0}$ · 10<sup>2</sup>

 $10^{1}$ 104

CS



Measured High Conduc- Fig. 9. Measured mean LCS and HCS











at  $1\sigma$  for increasing programming currents.

ductance and standard deviation corresponding programming conditions.

55

62

60

Fig. 10. Average RRAM con- Fig. 11. 4 and 8 levels per cell allocation and Fig. 12. Experimental conductance distributions for programming 4 (a) and 8 (b) bits per cell using the programming conditions shown in Fig.11.

#### HYBRID FeRAM/RRAM SYNAPSE FOR ON-CHIP LEARNING AND INFERENCE





Fig. 13. Schematic view of the hybrid FeRAM/RRAM synapse Fig. 14. Array-level organiza- Fig. 15. Optical microscopy photograph of the die circuit. During transfer, V<sub>TL</sub> increases according to the expression tion of the Hybrid Synapses. of the hybrid synapse array and peripheral circuitry, shown in the figure, where  $C_{D,i}$  represents the dielectric capaci- A N by N FeRAM array is tance of a single FeRAM cell,  $P_{R,i}$  the remanent polarization,  $S_i$  connected to a N by M RRAM plifiers and output scan chain for the FeRAM array, the surface,  $V_{SL,Fe}$  the read voltage, and  $N_{SW}$  the number of array via TLs. Here, N=128 capacitors at a ratio of 1 over n.



Fig. 16. Average TL voltage measured as a function of the number of activated FeRAM WLs (n). The measurements have been repeated over 126 synapse circuits.



Fig. 19. Measured data transfer from 8 FeRAM to one RRAM cell. Median and inter-quartile ranges are shown as boxplots for 107 synaptic circuits. By thresholding the RRAM conductance, the transfer implements a sign fuction.



Fig. 21. Simulated synapse plasticity achieved on n=8 FeRAM cells using a probabilistic programming scheme. The blue lines represent the weight read before being updated, while the black lines represent the weight updated blindly.







which includes line scan chains, drivers, sense amcontrol scan chain and timing block for the internal pulse generator. 80.0





Fig. 18. Simulated RRAM programming current as a function of its gatesource voltage, defined as  $V_{TL}$ - $V_{BL,Re}$ .  $V_{BL,Re}$  can be adjusted to match the RRAM requirements and facilitate the data transfer from FeRAMs to RRAM.



Fig. 20. (a) Example of an ECG signal converted into 64 features through Fast Fourier Transform (FFT), which are used as input for a two-layer fully connected neural network (64-512-1). (b) Detailed schematic of the training algorithm implementation using the hybrid synapse array concept shown in Fig.14: the FeRAM array is utilized to store the hidden values  $(W_h)$  used during training, while the RRAM array is used for the binary weights  $(W_b)$ .

| Training strategy      | Test Accuracy (%) |                |                |
|------------------------|-------------------|----------------|----------------|
|                        | n=4               | n=8            | n=16           |
| Online (Read & Update) | $87,48\pm1,89$    | $89,03\pm1,08$ | $89,30\pm0,89$ |
| Online (Blind Update)  | $85,23\pm3,82$    | $88,04\pm1,42$ | $89,15\pm1,22$ |

Fig. 22. Summary of the mean and standard deviation of the simulated test accuracies over 10 runs.

References

- S. Bianchi et al., Nat. Commun., 14, 2023
- [3] R. Khaddam-Aljameh et al., VLSI, 2021 [5] F. Moro et al., Nat. Commun., 13, 2022
- [7] B. Max et al., J. Appl. Phys., 123(13), 2018
  [9] L. Grenouillet et al., VLSI, 2020
- [11] E. Esmanhotto et al., Adv. Intell. Syst., 4, 2022

[13] A. Laborieux et al., Nat. Commun., 12, 2021

- [2] W. Wan et al., Nature, 608, 2022
- [4] J. Okuno et al., IMW, 2021[6] L. Grenouillet et al., IMW, 2021
- [8] M. Courbariaux et al., arXiv:1602.02830, 2016 [10] T. Francois et al., IEDM, 2021
- [12] G. Moody et al., IEEE Eng. Med. Biol. Mag., 20, 2001