High-Density 4T SRAM Bitcell in 14-nm 3-D CoolCube Technology Exploiting Assist Techniques
Reda Boumchedda, Jean-Philippe Noel, Bastien Giraud, Kaya Can Akyel, Mélanie Brocard, David Turgis, Edith Beigné

To cite this version:

HAL Id: cea-02193602
https://cea.hal.science/cea-02193602
Submitted on 24 Sep 2019
High-Density 4T SRAM Bitcell in 14-nm 3-D CoolCube Technology Exploiting Assist Techniques

Réda Boumchedda, Jean-Philippe Noel, Bastien Giraud, Kaya Can Akyel, Mélanie Brocard, David Turgis, and Edith Beigne

Abstract—In this paper, we present a high-density four-transistor (4T) static random access memory (SRAM) bitcell design for 3-D CoolCube technology platform based on 14-nm fully depleted - silicon on insulator (FD-SOI), read assist, static random access memory (SRAM) technologies. The 4T SRAM bitcell has been characterized to investigate the critical operations in terms of stability (retention and read) taking into account the postlayout parasitic elements. Thus, failure mechanisms are exposed and explained. Based on this paper, a data-dependent dynamic back-biasing scheme improving the bitcell stability is developed. A specific read-assist circuit is also proposed in order to enable a large number of bitcells per column in a memory array. Finally, the designed bitcell offers up to 30% area gain compared to a planar six-transistor SRAM bitcell in the same technology node.

Index Terms—3-D monolithic, back bias, fully depleted - silicon on insulator (FD-SOI), read assist, static random access memory (SRAM).

I. INTRODUCTION

OVER the past few decades, semiconductor industry has pushed for innovations on both circuit design and manufacturing technology in order to follow Moore’s law, which states that the transistor density must double every new technology node. This later comes with the main challenge of increasing the performances, while reducing the power consumption [1], [2]. Nowadays, we face major issues since the size of transistors are reaching subatomic level, which leads to the rise of inevitable parasitic phenomena such as short-channel effects [3], process variability [4], and increased leakage [5], [6]. As a consequence, different stacking methods are developed in order to overcome scaling down bottlenecks in conventional planar design and to allow higher densities for system-on-chips (SoCs). This trend can be compared to an architect constructing a building by stacking flats to use efficiently a small land. In microelectronics, the equivalent is designing SoCs by stacking circuits or transistors to increase density for the same 2-D footprint. This is called 3-D design, and the manufacturing is generally named 3-D integration.

The 3-D integration has first appeared at die level by stacking vertically multiple dies [7]. The 3-D integration at the MOS level has appeared in the early 2000, and it is named the 3-D sequential integration or 3-D monolithic. In this technology, several layers of transistors with their metallization are processed sequentially and connected with via as small as the ones of the back end of line (BEOL). This would offer the highest density of devices and vertical connections among other 3-D technologies. This leads to a significant enhancement in performances and in power consumption thanks to the wire length reduction [8]. The main challenge of this technology consists in the complexity of the manufacturing process, since it requires a low-temperature process to make the upper devices in order to minimize the thermal budget of the chip, i.e., not destroying the metallization and devices in the bottom level [9]. Among the 3-D monolithic technologies, 3-D sequential LETI CoolCube technology [10] offers a very fine 3-D interconnect pitch compared to existing technologies and opens the way for efficient 3-D-VLSI circuits with the hope of reducing the congestion on the BEOL while providing real 3-D routing possibilities [11].

Static random access memory (SRAM) occupies the most significant area on SoC, and thus a lot of effort is put in the semiconductor industry to keep the SRAM in Moore’s roadmap. A straightforward way of reducing the overall SRAM area is to reduce the number of transistors in the SRAM bitcell. Besides the well-known six-transistor (6T) SRAM bitcell, the four-transistor (4T) SRAM bitcell [12], [13] was first introduced in 1970 and it was commonly used in stand-alone SRAM devices. Compared to the 6T SRAM bitcell, the pull-up (PU) pMOS transistors were replaced by resistors with high resistances. It provided an advantage in density at the expense of manufacturing complexity since an extra layer of polysilicon was used to implement the PU resistors. The principal drawback of that design is the considerable increase in static power due to the constant current flow through the resistor and the pull-down nMOS. The interest for 4T SRAM bitcell has been lost as it appeared to be very difficult to scale below 1.8-V power supply due to its poor stability [14].
Thanks to the fully depleted-silicon on insulator (FD-SOI) technology [15], the 4T SRAM bitcell can again offer good stability through threshold voltage (\(V_T\)) modulation using back biasing, and this can be realized without changing the regular process and without increasing the static power consumption. Moreover, since the 4T bitcell possesses two pMOS transistors and two nMOS transistors, thus an equal number of pMOS and nMOS, it is a promising candidate for the sequential 3-D technology (pMOS bottom layer and nMOS top layer) compared to the 6T bitcell, in which the asymmetry in the number of nMOS and pMOS limits the density gain [16]. Furthermore, the 3-D design could improve the performance and consumption of 4T SRAM and make it equal or even better than the planar 6T SRAM.

The reminder of the paper is organized as follows. Section II exposes 4T bitcell failure mechanisms. Section III details the 4T bitcell architecture in 3-D CoolCube technology. Section IV presents the in-house testbench and the simulation results. Section V demonstrates the application of a dynamic back bias to strengthen the stability of the 4T SRAM bitcell. Section VI proposes a powerful read-assist (RA) technique that allows a large number of bitcell per column (b/c). Finally, Section VII draws conclusions.

II. 4T SRAM BITCELL FAILURE MECHANISM

In this section, the failure mechanisms in retention mode and read operation of the 4T SRAM bitcell are deeply analyzed to understand why those failures occur and justify the pertinence of the solutions that we provide in this paper. The 4T driver less (DL) architecture is chosen for this study, but this work can also be applied on the 4T load less (LL, no PU pMOS) [17]. This choice was motivated by the retention robustness of the 4T DL compared to the 4T LL based on the current data of 14-nm 3-D CoolCube technology.

While the 6T bitcell has its internal nodes firmly maintained at the supply voltages (\(V_{DD}\) and \(G_{ND}\)), the 4T bitcell has one of its node maintained through an “equilibrium” of leakage current and this yields to a potential retention problem. The critical path for the retention of the 4T DL bitcell is shown in Fig. 1(a) as the current flows from \(V_{DD}\) to BLF passing through the internal node set to “soft” \(G_{ND}\) (i.e., not physically maintained at \(G_{ND}\) by an ON-state nMOS). If the current leakage of the nMOS [pass gate (PG)] is lower than the current leakage of the pMOS (PU), the internal node voltage will increase, and if the internal node voltage gets too close to \(V_{DD}\), the bitcell will toggle and the stored data will be lost. To have a robust retention, the nMOS PG must be more “leaky” than the pMOS PU, which results in a difference of resistances; this later is linked to the threshold voltage (\(V_T\)) in the cutoff region of the two MOS.

The critical path of the retention can be modeled as a voltage divider by replacing the nMOS and pMOS by their equivalent resistance (respectively, \(R_{OFF,N}\) and \(R_{OFF,P}\)) as shown in Fig. 2. The value of the internal node can be described as shown in the following:

\[
V_{BLFI} = \frac{R_{OFF,N}}{R_{OFF,N} + R_{OFF,P}} \times V_{DD}.
\]

(1)

If we want \(V_{BLFI}\) to be as close as possible to \(G_{ND}\), the ratio of resistances given by (1) must be as close as possible to “0.” This can be read as

\[
R_{OFF,P} \gg R_{OFF,N}.
\]

(2)

Fig. 3 presents the ratio of resistances that defines the internal node voltage. We note that the retention is more stable at high temperatures. Monte Carlo (MC) simulation with 1 000 000 iterations is performed for all the \(\Delta V_T\) shown in Fig. 3 for different temperatures. The result is the grid in Fig. 4 which shows where the retention is stable or not.

In contrast to the retention, for a functional read operation, the PG has to be weaker than the PU. Fig. 1(b) presents the critical path of the read operation. A read fail is caused by the difference of currents driven by the PG and PU but also by the difference between the capacitance of the bitline (Cblt) and the internal node (Cblti). When the bitcell is read, the voltage of the internal node at \(V_{DD}\) will drop, and if this drop is critical, the bitcell will inevitably toggle (leading to the data loss). The critical path of the read operation can be modeled as an \(RC\) network by replacing the nMOS and
2298 IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, VOL. 25, NO. 8, AUGUST 2017

Fig. 3. Resistance ratio of voltage divider versus temperature for several $\Delta V_T (V_{T_{pMOS}} - V_{T_{nMOS}})$.

Fig. 4. Retention stability grid for several $\Delta V_T$ and temperatures.

Fig. 5. (a) MOS based and (b) simplified model of the critical path during a read operation of 4T DL SRAM bitcell.

pMOS by their equivalent resistance and adding Cblt and Cblf as shown in Fig. 5.

To study the effect of Cblt and $R_{ON_P}$ on the voltage drop of the internal node during a read operation, we consider Cblt and $R_{ON_N}$ values to be constant. First, we focus on Cblt which is induced by the number of b/c. Fig. 6(a) shows the voltage drop of the internal node during a read operation for different number of b/c. We can see that the greater the number of b/c is, the greater the time of convergence of the internal node to $V_{DD}$. The intensity of the voltage drop is barely affected by the value of the Cblt. Second, we observe the effect of $R_{ON_P}$ on the voltage drop of the internal node. Fig. 6(b) shows the voltage drop of the internal node for different value of pMOS width. We can see that the smaller the pMOS width is (greater $R_{ON_P}$), the greater the internal voltage drop will be.

From those results and observations, we distinguish two read fail mechanisms.

1) A Fast Fail: where the voltage drop of the internal node at $V_{DD}$ is critical and leads to a bitcell toggle. This is driven by the ratio of the width between the nMOS and pMOS.

2) A Slow Fail: where the voltage drop is not critical but the voltage of the complementary node rises from $G_{ND}$ toward $V_{DD}$ and eventually provokes a bitcell toggle. This is due to the Cblt induced by the number of b/c.

The internal voltage drop is given by

$$\Delta V_{BLTI} = \frac{R_{ON_N}}{R_{ON_N} + R_{ON_P}} \times V_{DD}. \tag{3}$$

Hence, if we want the internal node voltage drop to be moderate, we must have

$$R_{ON_P} < R_{ON_N} \quad \tag{4} \quad \rightarrow W_{pMOS} > W_{nMOS}. \tag{5}$$

Fig. 7 presents internal-node voltage evolution under a read operation performed with different temperatures ranging from $-40 \, ^{\circ}C$ to $160 \, ^{\circ}C$. We can notice that the drop of the internal node becomes more important with the rise of temperature. For $140 \, ^{\circ}C$ and $160 \, ^{\circ}C$, we can see that the drop is critical and leads to the bitcell toggle. It has to be noted that the rise of the internal node $BLFI$ voltage is a consequence of the voltage drop of BLTI. With the rise in temperature, the $V_T$ of both nMOS and pMOS decreases (as expected) but not at the same rate. Fig. 8(a) presents the impact of the temperature on the $V_T$ ratio of nMOS and pMOS. The $V_TnMOS$ decreases faster than $V_TpMOS$, which means that the current driven by the nMOS will become higher than one of the pMOS, which degrades the stability of the bitcell during a read operation.
Fig. 7. Temperature effect on stability of the internal nodes (a) BLTI and (b) BLFI during a read operation.

Fig. 8(b) presents the impact of the temperature on the ON-state resistance of nMOS and pMOS. As for the \( V_T \) ratio, the ratio of the ON-state resistances, which defines the voltage drop of the internal node, decreases when temperature rises leading to a larger voltage drop.

Fig. 8(c) presents the impact of the temperature on the ratio of the ON-state currents of nMOS and pMOS, which is less favorable at high temperature since the nMOS becomes stronger than the pMOS. In fact, the changes in the ratios of \( V_T \) and ON-state resistance have an impact together on the \( I_{ON} \) current of nMOS and pMOS.

III. PHYSICAL CONSIDERATIONS IN 3-D COOLCUBE TECHNOLOGY

A 0.078-\( \mu \)m\(^2\) 6T SRAM bitcell is first designed as a reference bitcell using the planar LETI 14-nm FD-SOI technology. Second, 3-D 6T and 4T bitcells are designed using a design kit extension for LETI 14-nm FD-SOI technology based on CoolCube process. In this process, an nMOS tier is fabricated over a pMOS tier and intertier vias (35 nm in diameter and 85 nm in pitch) are used to make connections between the bottom and the top tiers.

Fig. 9 presents the 3-D 4T bitcell, and we can see the pMOS PU on the bottom layer with a width of 90 nm. Note the metal intermediate and the 3-D vias that connect the bottom and top layers. The top layers contain the nMOS PG (width of 46 nm) connected to the word line (WL) and the bitlines (BLT and BLF). The 3-D 4T bitcell is 405 nm long and 135 nm large, which yields an area of the 0.054 \( \mu \)m\(^2\). The height or thickness of the bitcell is equal to 150 nm. Previous works [18], [19] present a 6T design exploration using 3-D sequential technology and demonstrate high performance and 30\% area gain compared to planar 6T bitcell. However, the proposed layouts with intertier via just under top gate and active zone are currently not feasible in process fabrication. Thus, in practice, the area gain designing 6T bitcell in 3-D sequential technology is less than 5\%. The 4T bitcell architecture achieves an area reduction of 30\% compared to planar 6T bitcell (0.054 versus 0.078 \( \mu \)m\(^2\)).

IV. IN-HOUSE TESTBENCH AND SIMULATION RESULTS

The testbench setup for the study of the 4T DL SRAM bitcell is done in such a way it tests every operation and condition the bitcell could undergo.
Fig. 10 shows the global view of a full test. As we can see, we have mainly four sequences applied on the bitcell: hold-after-write “1,” hold-after-read “1,” hold-after-write “0,” and hold-after-read “0.” Ten milliseconds of retention time is set between each operation. This lapse of time is reasonably long for an SRAM bitcell, if a hold fail has to occur, it will happen as soon as the bitcell undergo a hold mode. The bitlines are precharged to $G_{ND}$ instead of $V_{DD}$ as in 6T bitcell because of the absence of pull-down nMOS. Therefore, bitlines are charged instead of being discharged during a read operation.

We performed the parasitic extraction of the 4T 3-D bitcell. The flow is based on Mentor Graphics Calibre X-ACT 3-D tool, in which several adjustments have been made to describe the 3-D sequential materials and architecture. Then, using the postlayout 4T bitcell netlist which includes the resistance of the 3-D vias connections, a sensitive analysis is performed with statistical simulations including global and local variations on a set of $10^6$ MC simulations. Several design parameters are adjusted to optimize the bitcell robustness and performances.

The retention is investigated in Fig. 11, which shows the bitcell integrity during a retention phase for a temperature range between $-10$ °C and $125$ °C and for supply voltages of 0.8 and 1 V. The fail percentage versus the $V_T$ gap between the pMOS and nMOS are shown. Note that we have a robust retention with a 180-mV gap for $V_{DD} = 0.8$ V and 210 mV for $V_{DD} = 1$ V. These $V_T$ gaps are obtained thanks to knobs (process and design) offered by the FD-SOI technology: the gate type combined with the backplane type [20] and back-biasing (BB) technique [21].

From those results, we decided to set the configuration shown in Table I for the 4T bitcell to guarantee a strong retention mode. The widths of the nMOS and pMOS are the smallest possible to achieve a maximum density gain. The length (maximum enabled w/ CPP = 90 nm) is set at 30 nm ($L_{min} = 20$ nm) for both pMOS and nMOS in order to maintain a moderate variability.

Eight wafers were processed to extract the global variation. On each wafer, 66 sites (dies) containing 1024 bitcells were measured to extract the local variation. On each site, four bitcells were selected and their pMOS and nMOS $V_T$ measured.

From those results, we decided to set the configuration shown in Table I for the 4T bitcell to guarantee a strong retention mode. The widths of the nMOS and pMOS are the smallest possible to achieve a maximum density gain. The length (maximum enabled w/ CPP = 90 nm) is set at 30 nm ($L_{min} = 20$ nm) for both pMOS and nMOS in order to maintain a moderate variability.

The feasibility of this $V_T$ gap has been validated with silicon data. A memory array of 1024 4T DL bitcells was fabricated on silicon with the 14-nm planar FD-SOI technology. These results can be extrapolated in 3-D technology since the $V_T$ knobs are similar.

Eight wafers were processed to extract the global variation. On each wafer, 66 sites (dies) containing 1024 bitcells were measured to extract the local variation. On each site, four bitcells were selected and their pMOS and nMOS $V_T$ measured.

Fig. 12 shows the cumulative probability of the silicon measurements of the $V_T$ gap between the pMOS and the nMOS. We can observe that the configuration set in Table I is achievable at an industrial level. We obtained a fail in retention on a population ranging from 25% to 4%. The first value is
TABLE II
PLANAR AND 3-D VT CONFIGURATION

<table>
<thead>
<tr>
<th></th>
<th>Planar</th>
<th>3D</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>NMOS</td>
<td>PMOS</td>
</tr>
<tr>
<td>Gate type</td>
<td>N</td>
<td>N</td>
</tr>
<tr>
<td>Back plane type</td>
<td>N</td>
<td>N</td>
</tr>
<tr>
<td>Well type</td>
<td>N</td>
<td>N</td>
</tr>
<tr>
<td>Mean $V_T$ @ $V_{DD}$=1V</td>
<td>346 mV</td>
<td>608 mV</td>
</tr>
</tbody>
</table>
| Retention OK on #%% of the population | 75% - 96% (507 samples) | 100% (10^6 samples)

the worst case where we took only the cells that have a $V_T$ gap $\geq$ 210 mV, and it is the $V_T$ gap necessary for a functional retention at $V_{DD} = 1$ V in simulation. The second represents the best case, and this time we took the cells with a $V_T$ gap $\geq$ 0 mV. We expect the real percentage to be between these two references since there will be functional bitcells with a $V_T$ gap lower than 210 mV. Considering that these silicon measurements correspond to the first process in 14-nm FD-SOI for the 4T bitcell, the results are relatively acceptable.

Table II shows the $V_T$ configuration used in the planar design (silicon measurements) and the 3-D design (simulation models). In both technologies, the $V_T$ configuration is similar for the pMOS (n-BP on n-well). In the 3-D design, the nMOS is on the top layer and hence they lack a well layer [22]. But the presence or the type of the well does not affect the MOS $V_T$. Thus, the results validated in planar silicon are also valid in 3-D design.

Comparing the results of the planar design (silicon data) to the 3-D design (simulation data), we can notice that we have a lower percentage of population with functional retention in planar design than in 3-D design, even though we have a greater $V_T$ gap in the planar measurements. The reason is related to the variability of the planar design silicon measurements which is greater than one of the 3-D design simulations. This is mainly due to the immaturity of the process. Through process optimization, we can gain maturity and reach a percentage close to 100%.

Using the configuration given in Table I, we investigated the 4T bitcell read stability. As mentioned previously, reading the bitcell represents a sensible operation since there is a risk to lose the data. A simple and straightforward solution is to strengthen the pMOS by enlarging its width as given in (5).

Fig. 13 shows the evaluation in read fail percentage for different number of b/c versus the pMOS width for the worst-case temperature (125 °C). We also display in Fig. 14 the necessary pMOS width (for no read fails) for a given number of b/c and the density gain compared to the planar 6T on the right axis. For example, in Fig. 14, for a number of 64 b/c, the minimum pMOS width is $W_{PMOS} = 120$ nm for a fully functional read operation, which yields a gain of 20% in density with respect to the planar 6T bitcell (0.078 $\mu$m$^2$). The maximum density gain is 30% and is possible for 32 b/c.

Fig. 13. Read fail percentage versus the pMOS width for several number of b/c.

Fig. 14. Minimum pMOS width and gain density with respect to the planar 6T SRAM bitcell (0.078 $\mu$m$^2$) versus the number of b/c.

V. 4T SRAM BITCELL ENHANCED WITH DYNAMIC BACK-BIASING TECHNIQUE

Dynamic back biasing (DBB) is an efficient design technique to increase the bitcell stability and/or improve its...
Fig. 16. 4T DL SRAM bitcell with data-dependent back biasing on top transistor (nMOS pass gate).

Table III
4T SRAM Bitcell $V_T$ and MOS Sizing in DBB Configuration for the (a) Retention Critical Path and (b) Read Critical Path

<table>
<thead>
<tr>
<th></th>
<th>W/L (nm)</th>
<th>Nominal $V_T$ (mV)</th>
<th>$V_{BB}$</th>
<th>Final $V_T$ (mV)</th>
<th>$\Delta V_T$ (mV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>(a) NMOs</td>
<td>46/30</td>
<td>361</td>
<td>VDD</td>
<td>291</td>
<td>179</td>
</tr>
<tr>
<td></td>
<td>90/30</td>
<td>405</td>
<td>VDD</td>
<td>470</td>
<td></td>
</tr>
<tr>
<td>(b) NMOs</td>
<td>46/30</td>
<td>361</td>
<td>GND</td>
<td>361</td>
<td>109</td>
</tr>
<tr>
<td></td>
<td>90/30</td>
<td>405</td>
<td>VDD</td>
<td>470</td>
<td></td>
</tr>
</tbody>
</table>

performance [23]. FD-SOI technology is intrinsically more suitable to exploit the full potential of DBB compared to others technologies [24] (e.g., Bulk, FinFET). In this section, we demonstrate how a data-dependent DBB can strengthen the stability during a read operation.

Fig. 16 presents DBB scheme for the 4T DL SRAM bitcell. The back gate of the PG nMOS is connected to the opposite internal node (BLTI or BLFI). This configuration allows the bitcell to maintain a strong retention state where the “0” is stored (BLFI) and stabilizes the reading by strengthening the PU pMOS connected to the stored “1” (BLTI).

The main challenge of this DBB configuration is to back bias each nMOS independently. Hence, the feasibility of this configuration has been investigated. We have developed a solution that does not affect the bitcell area by exploiting the 3-D CoolCube technology process flexibility. It is not presented here since it is still under investigation and will be the object of future publications.

Table III(a) and (b) shows, respectively, new $V_T$ configurations that can be set to maximize the benefits of the DBB during the read and hold operations separately.

The DBB configuration presented in this section was set as follows: by applying DBB, we enhanced the retention robustness by enlarging the $V_T$ gap. Hence, we lowered the $V_T$ of the pMOS (in simulations) until we reached the $V_T$ gap necessary for a good retention (179 mV).

Fig. 17 presents the necessary pMOS width (for no read fails) for a given number of b/c and the density gain compared to the planar 6T on the right axis for the configuration w/ and w/o DBB. We can see a significant impact of the DBB on the ability of doubling the size of the memory array without enlarging the pMOS width.

Fig. 18 presents PASS/FAIL grid for retention and read operations with DBB.

Fig. 19. PVT functional space w/ and w/o DBB.
DBB enlarged the operating voltage and temperature range. With the DBB configuration, the bitcell is considered as fully functional for a temperature ranging from $-10 \degree C$ to $125 \degree C$ and a $V_{DD}$ variation from 0.7 to 1 V.

VI. PROPOSED READ-ASSIST TECHNIQUE

The main purpose of the design of the 4T bitcell is the density gain. With the 3-D design we showed a density gain on the bitcell level, in the previous section, we showed how a DBB could improve the density gain on the memory array level by stacking more b/c. In this section, we want to go further in the density gain on the memory array level.

Therefore, we present a RA circuit designed specifically for the 4T SRAM bitcell. This circuit is not new, and it is used nowadays as a write-back assist. Hence, it senses and writes back the data sensed [25]. In our case we use it differently, its purpose is to help obtain a sufficient voltage difference between the bitlines during the read operation. This RA circuit, shown in Fig. 20, works as follows: after the start of read operation, the RA senses the bitlines to know the content of the selected bitcell. Then, it writes back consequently the bitlines in the right way (same way the bitcell does) to support the bitcell and complete the read operation by stabilizing the bitcell content.

This RA circuit is placed at the bottom of each column between the bitcell array and the conventional I/O as shown in Fig. 21, and fits into the array column width. Its role is to assist the bitcell during a read operation and not to perform the read itself. Hence, there is the necessity to add a conventional sense amplifier [26] for a proper read. The dimension of RA, designed in 3-D CoolCube technology, is evaluated as equivalent to five times the bitcell height, which represents 4% of the area of a column containing 128 bitcells.

Note that for this configuration, we have chosen an interleaving structure with a 4 to 1 multiplexer. This can be modified as wanted. There is no risk to lose the data on the column that are not selected since they will be stressed by a read operation. And the stability of this operation has been validated.

Thanks to this assist, we can align 128 bitcell in a column without having to enlarge the pMOS (PU) width. Thus, this RA circuit allows us to achieve the maximum density possible for the 4T bitcell. Fig. 22 presents the necessary pMOS width (for no read failures) for a given number of b/c and the density gain compared to the planar 6T on the right axis for the configuration w/ and w/o DBB and with the addition of the RA. For 128 b/c, we can achieve a density gain of 6% (compared to the planar 6T) without DBB and 20% with DBB. With the proposed RA circuit, we can reach a density gain up to 30%. The 1 000 000 MC simulations are performed to determine the operating range of the 4T SRAM bitcell combined with the proposed RA. From the results obtained, we noticed that it is the same w/ or w/o the RA, whether it is a configuration w/o DBB (Fig. 15) or w/ DBB (Fig. 18). Therefore, results are not shown in this paper.

The drawback of this design is that it slows down the read operation. But, since the objective of the 4T bitcell is to be as dense as possible (and not as fast as possible), this solution remains adequate.

Fig. 23 presents the chronogram of the read operation with the proposed RA circuit.

To avoid fails, we read the bitcell in three main phases.

1) Phase 1: It consists of setting the RA circuit by precharging its internal nodes. We simply pull the internal node at $G_{ND}$ by activating (high) the RAEP signal.
gain. The RA can be used in the case when the time of the read operation is not a priority but density gain is.

The application targeted by our SRAM memory would depend on the use of the presented RA. If not used, then the SRAM will possess good performances with fast read and write operations, but the matrix size would be limited. In that case, L1 or L2 cache level would be suitable.

If the RA is used, bigger matrices would be achievable but at the expense of speed (read time). In that case, L3 cache level would be the appropriate application.

VII. CONCLUSION

This paper presents a 4T SRAM bitcell designed using the 3-D CoolCube technology. A density gain up to 30% is achieved compared to a planar 6T bitcell (0.078 μm²) in the same technology node. Based on an in-house simulation testbench, the failure mechanisms of the 4T bitcell have been deeply studied and suitable solutions are proposed to overcome the stability issues. Using the FD-SOI technology and the 3-D CoolCube technology, we have demonstrated the efficiency of a DBB as a design knob to considerably improve the stability of the 4T bitcell. Moreover, thanks to the DBB, the size of our array can be double by doubling the number of bitcells per column. We also presented a RA technique that stabilizes the reading operation at the expenses of the read time, but allow to increase considerably the number of bitcell per column. Finally, a considerable number of bitcell per column (up to 128) with 30% density gain compared to the planar 6T is demonstrated.

REFERENCES

in memories.


David Turgis received the master’s degree in microelectronics from ENSICAen, Caen, France, in 1997. Since 1999, he has been involved in memory compilers in CMOS and non-volatile memories technologies. He is currently a Library Manager and a Senior Expert with STMicroelectronics, Crolles, France. He is the Memory Manager of the SRAM/BIST team in Crolles near Grenoble, France.

Edith Beigne joined CEA-LETI, Grenoble, France, in 1998. Since 2009, she has been a Senior Scientist with the Digital and Mixed-Signal Design Laboratory, where she researches low-power and adaptive circuit techniques, exploiting asynchronous design and advanced technology nodes, such as FDSOI 28 nm and 14 nm for many different applications from high-performance MPSoC to ultralow-power IoT applications. She has authored and co-authored over 100 publications.

Dr. Beigne has been with the ISSCC TPC since 2014 and the VLSI Symposium since 2015. She is a SSCS Distinguished Lecturer from 2016 to 2017.